mce.c 59.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
I
Ingo Molnar 已提交
44

45
#include <asm/processor.h>
46
#include <asm/traps.h>
A
Andy Lutomirski 已提交
47
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
48 49
#include <asm/mce.h>
#include <asm/msr.h>
L
Linus Torvalds 已提交
50

51
#include "mce-internal.h"
52

53
static DEFINE_MUTEX(mce_chrdev_read_mutex);
54

55
#define rcu_dereference_check_mce(p) \
56 57 58 59 60 61
({ \
	rcu_lockdep_assert(rcu_read_lock_sched_held() || \
			   lockdep_is_held(&mce_chrdev_read_mutex), \
			   "suspicious rcu_dereference_check_mce() usage"); \
	smp_load_acquire(&(p)); \
})
62

63 64 65
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

66
#define SPINUNIT		100	/* 100ns */
67

68 69
DEFINE_PER_CPU(unsigned, mce_exception_count);

70
struct mce_bank *mce_banks __read_mostly;
71
struct mce_vendor_flags mce_flags __read_mostly;
72

73
struct mca_config mca_cfg __read_mostly = {
74
	.bootlog  = -1,
75 76 77 78 79 80 81
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
82 83
	.tolerant = 1,
	.monarch_timeout = -1
84 85
};

86 87 88 89
/* User mode helper program triggered by machine check event */
static unsigned long		mce_need_notify;
static char			mce_helper[128];
static char			*mce_helper_argv[2] = { mce_helper, NULL };
L
Linus Torvalds 已提交
90

91 92
static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);

93 94 95
static DEFINE_PER_CPU(struct mce, mces_seen);
static int			cpu_missing;

96 97 98 99
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
100 101 102 103
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

104 105 106 107 108 109 110 111 112
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

113 114
static DEFINE_PER_CPU(struct work_struct, mce_work);

115 116
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

117 118 119 120
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
B
Borislav Petkov 已提交
121
static ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);
122

123 124 125 126
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
127
	m->cpu = m->extcpu = smp_processor_id();
128
	rdtscll(m->tsc);
129 130 131 132 133 134 135
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
136 137
}

138 139 140
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

L
Linus Torvalds 已提交
141 142 143 144 145 146
/*
 * Lockless MCE logging infrastructure.
 * This avoids deadlocks on printk locks without having to break locks. Also
 * separate MCEs from kernel messages to avoid bogus bug reports.
 */

147
static struct mce_log mcelog = {
148 149 150
	.signature	= MCE_LOG_SIGNATURE,
	.len		= MCE_LOG_LEN,
	.recordlen	= sizeof(struct mce),
151
};
L
Linus Torvalds 已提交
152 153 154 155

void mce_log(struct mce *mce)
{
	unsigned next, entry;
I
Ingo Molnar 已提交
156

157 158 159
	/* Emit the trace record: */
	trace_mce_record(mce);

160
	atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, mce);
161

L
Linus Torvalds 已提交
162
	mce->finished = 0;
M
Mike Waychison 已提交
163
	wmb();
L
Linus Torvalds 已提交
164
	for (;;) {
165
		entry = rcu_dereference_check_mce(mcelog.next);
166
		for (;;) {
167

I
Ingo Molnar 已提交
168 169 170 171 172
			/*
			 * When the buffer fills up discard new entries.
			 * Assume that the earlier errors are the more
			 * interesting ones:
			 */
173
			if (entry >= MCE_LOG_LEN) {
174 175
				set_bit(MCE_OVERFLOW,
					(unsigned long *)&mcelog.flags);
176 177
				return;
			}
I
Ingo Molnar 已提交
178
			/* Old left over entry. Skip: */
179 180 181 182
			if (mcelog.entry[entry].finished) {
				entry++;
				continue;
			}
M
Mike Waychison 已提交
183
			break;
L
Linus Torvalds 已提交
184 185 186 187 188 189 190
		}
		smp_rmb();
		next = entry + 1;
		if (cmpxchg(&mcelog.next, entry, next) == entry)
			break;
	}
	memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
M
Mike Waychison 已提交
191
	wmb();
L
Linus Torvalds 已提交
192
	mcelog.entry[entry].finished = 1;
M
Mike Waychison 已提交
193
	wmb();
L
Linus Torvalds 已提交
194

195
	mce->finished = 1;
196
	set_bit(0, &mce_need_notify);
L
Linus Torvalds 已提交
197 198
}

B
Borislav Petkov 已提交
199 200 201 202
static void drain_mcelog_buffer(void)
{
	unsigned int next, i, prev = 0;

203
	next = ACCESS_ONCE(mcelog.next);
B
Borislav Petkov 已提交
204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221

	do {
		struct mce *m;

		/* drain what was logged during boot */
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
			unsigned retries = 1;

			m = &mcelog.entry[i];

			while (!m->finished) {
				if (time_after_eq(jiffies, start + 2*retries))
					retries++;

				cpu_relax();

				if (!m->finished && retries >= 4) {
222
					pr_err("skipping error being logged currently!\n");
B
Borislav Petkov 已提交
223 224 225 226 227 228 229 230 231 232 233 234 235 236
					break;
				}
			}
			smp_rmb();
			atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
		}

		memset(mcelog.entry + prev, 0, (next - prev) * sizeof(*m));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
}


237 238 239
void mce_register_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
B
Borislav Petkov 已提交
240
	drain_mcelog_buffer();
241 242 243 244 245 246 247 248 249
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

H
Hidetoshi Seto 已提交
250
static void print_mce(struct mce *m)
L
Linus Torvalds 已提交
251
{
252 253
	int ret = 0;

H
Huang Ying 已提交
254
	pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n",
255
	       m->extcpu, m->mcgstatus, m->bank, m->status);
256

257
	if (m->ip) {
H
Huang Ying 已提交
258
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
259 260 261
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
				m->cs, m->ip);

L
Linus Torvalds 已提交
262
		if (m->cs == __KERNEL_CS)
263
			print_symbol("{%s}", m->ip);
264
		pr_cont("\n");
L
Linus Torvalds 已提交
265
	}
266

H
Huang Ying 已提交
267
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
268
	if (m->addr)
269
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
270
	if (m->misc)
271
		pr_cont("MISC %llx ", m->misc);
272

273
	pr_cont("\n");
274 275 276 277
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
278
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
279 280
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
281 282 283

	/*
	 * Print out human-readable details about the MCE error,
284
	 * (if the CPU has an implementation for that)
285
	 */
286 287 288 289 290
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
291 292
}

293 294
#define PANIC_TIMEOUT 5 /* 5 seconds */

295
static atomic_t mce_panicked;
296

297
static int fake_panic;
298
static atomic_t mce_fake_panicked;
299

300 301 302 303
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
304

305 306 307 308
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
309
	if (panic_timeout == 0)
310
		panic_timeout = mca_cfg.panic_timeout;
311 312 313
	panic("Panicing machine check CPU died");
}

314
static void mce_panic(const char *msg, struct mce *final, char *exp)
315
{
316
	int i, apei_err = 0;
317

318 319 320 321
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
322
		if (atomic_inc_return(&mce_panicked) > 1)
323 324
			wait_for_panic();
		barrier();
325

326 327 328 329
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
330
		if (atomic_inc_return(&mce_fake_panicked) > 1)
331 332
			return;
	}
333
	/* First print corrected ones that are still unlogged */
L
Linus Torvalds 已提交
334
	for (i = 0; i < MCE_LOG_LEN; i++) {
335
		struct mce *m = &mcelog.entry[i];
H
Hidetoshi Seto 已提交
336 337
		if (!(m->status & MCI_STATUS_VAL))
			continue;
338
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
339
			print_mce(m);
340 341 342
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
343 344 345 346 347
	}
	/* Now print uncorrected but with the final one last */
	for (i = 0; i < MCE_LOG_LEN; i++) {
		struct mce *m = &mcelog.entry[i];
		if (!(m->status & MCI_STATUS_VAL))
L
Linus Torvalds 已提交
348
			continue;
H
Hidetoshi Seto 已提交
349 350
		if (!(m->status & MCI_STATUS_UC))
			continue;
351
		if (!final || memcmp(m, final, sizeof(struct mce))) {
H
Hidetoshi Seto 已提交
352
			print_mce(m);
353 354 355
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
356
	}
357
	if (final) {
H
Hidetoshi Seto 已提交
358
		print_mce(final);
359 360 361
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
362
	if (cpu_missing)
H
Huang Ying 已提交
363
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
364
	if (exp)
H
Huang Ying 已提交
365
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
366 367
	if (!fake_panic) {
		if (panic_timeout == 0)
368
			panic_timeout = mca_cfg.panic_timeout;
369 370
		panic(msg);
	} else
H
Huang Ying 已提交
371
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
372
}
L
Linus Torvalds 已提交
373

374 375 376 377
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
378
	unsigned bank = __this_cpu_read(injectm.bank);
379

380
	if (msr == mca_cfg.rip_msr)
381
		return offsetof(struct mce, ip);
382
	if (msr == MSR_IA32_MCx_STATUS(bank))
383
		return offsetof(struct mce, status);
384
	if (msr == MSR_IA32_MCx_ADDR(bank))
385
		return offsetof(struct mce, addr);
386
	if (msr == MSR_IA32_MCx_MISC(bank))
387 388 389 390 391 392
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

393 394 395 396
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
397

T
Tejun Heo 已提交
398
	if (__this_cpu_read(injectm.finished)) {
399
		int offset = msr_to_offset(msr);
400

401 402
		if (offset < 0)
			return 0;
403
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
404
	}
405 406 407 408 409 410 411 412 413 414 415

	if (rdmsrl_safe(msr, &v)) {
		WARN_ONCE(1, "mce: Unable to read msr %d!\n", msr);
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

416 417 418 419 420
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
421
	if (__this_cpu_read(injectm.finished)) {
422
		int offset = msr_to_offset(msr);
423

424
		if (offset >= 0)
425
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
426 427
		return;
	}
428 429 430
	wrmsrl(msr, v);
}

431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
449 450 451 452 453 454 455 456

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
457 458
		}
		/* Use accurate RIP reporting if available. */
459 460
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
461 462 463
	}
}

464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480
/*
 * Simple lockless ring to communicate PFNs from the exception handler with the
 * process context work function. This is vastly simplified because there's
 * only a single reader and a single writer.
 */
#define MCE_RING_SIZE 16	/* we use one entry less */

struct mce_ring {
	unsigned short start;
	unsigned short end;
	unsigned long ring[MCE_RING_SIZE];
};
static DEFINE_PER_CPU(struct mce_ring, mce_ring);

/* Runs with CPU affinity in workqueue */
static int mce_ring_empty(void)
{
481
	struct mce_ring *r = this_cpu_ptr(&mce_ring);
482 483 484 485 486 487 488 489 490 491 492

	return r->start == r->end;
}

static int mce_ring_get(unsigned long *pfn)
{
	struct mce_ring *r;
	int ret = 0;

	*pfn = 0;
	get_cpu();
493
	r = this_cpu_ptr(&mce_ring);
494 495 496 497 498 499 500 501 502 503 504 505 506
	if (r->start == r->end)
		goto out;
	*pfn = r->ring[r->start];
	r->start = (r->start + 1) % MCE_RING_SIZE;
	ret = 1;
out:
	put_cpu();
	return ret;
}

/* Always runs in MCE context with preempt off */
static int mce_ring_add(unsigned long pfn)
{
507
	struct mce_ring *r = this_cpu_ptr(&mce_ring);
508 509 510 511 512 513 514 515 516 517 518
	unsigned next;

	next = (r->end + 1) % MCE_RING_SIZE;
	if (next == r->start)
		return -1;
	r->ring[r->end] = pfn;
	wmb();
	r->end = next;
	return 0;
}

A
Andi Kleen 已提交
519
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
520
{
521
	if (mca_cfg.disabled)
522
		return 0;
523
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
524 525
}

526 527
static void mce_schedule_work(void)
{
528
	if (!mce_ring_empty())
529
		schedule_work(this_cpu_ptr(&mce_work));
530 531
}

B
Borislav Petkov 已提交
532
static DEFINE_PER_CPU(struct irq_work, mce_irq_work);
533 534

static void mce_irq_work_cb(struct irq_work *entry)
535
{
536
	mce_notify_irq();
537
	mce_schedule_work();
538 539 540 541 542
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
543
		mce_notify_irq();
544 545 546 547 548 549 550
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
551 552 553
		return;
	}

554
	irq_work_queue(this_cpu_ptr(&mce_irq_work));
555 556
}

557 558 559 560 561 562 563 564 565 566 567 568 569
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
		m->misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
	if (m->status & MCI_STATUS_ADDRV) {
		m->addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));

		/*
		 * Mask the reported address by the reported granularity.
		 */
570
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
571 572 573 574 575 576 577
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
	}
}

578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608
static bool memory_error(struct mce *m)
{
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (c->x86_vendor == X86_VENDOR_AMD) {
		/*
		 * coming soon
		 */
		return false;
	} else if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}

609 610
DEFINE_PER_CPU(unsigned, mce_poll_count);

611
/*
612 613 614 615
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
616 617 618 619 620 621 622 623 624
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
625
 */
626
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
627
{
628
	bool error_logged = false;
629
	struct mce m;
630
	int severity;
631 632
	int i;

633
	this_cpu_inc(mce_poll_count);
634

635
	mce_gather_info(&m, NULL);
636

637
	for (i = 0; i < mca_cfg.banks; i++) {
638
		if (!mce_banks[i].ctl || !test_bit(i, *b))
639 640 641 642 643 644 645 646
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;
		m.tsc = 0;

		barrier();
647
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
648 649 650
		if (!(m.status & MCI_STATUS_VAL))
			continue;

651

652
		/*
A
Andi Kleen 已提交
653 654
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
655 656 657
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
658
		if (!(flags & MCP_UC) &&
659
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
660 661
			continue;

662
		mce_read_aux(&m, i);
663 664 665

		if (!(flags & MCP_TIMESTAMP))
			m.tsc = 0;
666 667 668 669 670 671 672 673 674 675 676 677 678 679

		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

		/*
		 * In the cases where we don't have a valid address after all,
		 * do not add it into the ring buffer.
		 */
		if (severity == MCE_DEFERRED_SEVERITY && memory_error(&m)) {
			if (m.status & MCI_STATUS_ADDRV) {
				mce_ring_add(m.addr >> PAGE_SHIFT);
				mce_schedule_work();
			}
		}

680 681 682 683
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
684 685
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce) {
			error_logged = true;
A
Andi Kleen 已提交
686
			mce_log(&m);
687
		}
688 689 690 691

		/*
		 * Clear state for this bank.
		 */
692
		mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
693 694 695 696 697 698
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
699 700

	sync_core();
701 702

	return error_logged;
703
}
704
EXPORT_SYMBOL_GPL(machine_check_poll);
705

706 707 708 709
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
710 711
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
712
{
713
	int i, ret = 0;
714
	char *tmp;
715

716
	for (i = 0; i < mca_cfg.banks; i++) {
717
		m->status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
718
		if (m->status & MCI_STATUS_VAL) {
719
			__set_bit(i, validp);
720 721 722
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
723 724 725

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
			*msg = tmp;
726
			ret = 1;
727
		}
728
	}
729
	return ret;
730 731
}

732 733 734 735 736 737 738 739 740 741 742 743 744 745
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
746
static int mce_timed_out(u64 *t, const char *msg)
747 748 749 750 751 752 753 754
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
755
	if (atomic_read(&mce_panicked))
756
		wait_for_panic();
757
	if (!mca_cfg.monarch_timeout)
758 759
		goto out;
	if ((s64)*t < SPINUNIT) {
760
		if (mca_cfg.tolerant <= 1)
761
			mce_panic(msg, NULL, NULL);
762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
783
 * Also this detects the case of a machine check event coming from outer
784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
809 810
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
811
					    &nmsg, true);
812 813 814 815 816 817 818 819 820 821 822 823
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
824
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
825
		mce_panic("Fatal machine check", m, msg);
826 827 828 829 830 831 832 833 834 835 836

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
837
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
838
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
857
static int mce_start(int *no_way_out)
858
{
H
Hidetoshi Seto 已提交
859
	int order;
860
	int cpus = num_online_cpus();
861
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
862

H
Hidetoshi Seto 已提交
863 864
	if (!timeout)
		return -1;
865

H
Hidetoshi Seto 已提交
866
	atomic_add(*no_way_out, &global_nwo);
867 868 869 870
	/*
	 * global_nwo should be updated before mce_callin
	 */
	smp_wmb();
871
	order = atomic_inc_return(&mce_callin);
872 873 874 875 876

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
877 878
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
879
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
880
			return -1;
881 882 883 884
		}
		ndelay(SPINUNIT);
	}

885 886 887 888
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
889

H
Hidetoshi Seto 已提交
890 891 892 893
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
894
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
895 896 897 898 899 900 901 902
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
903 904
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
905 906 907 908 909
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
910 911 912
	}

	/*
H
Hidetoshi Seto 已提交
913
	 * Cache the global no_way_out state.
914
	 */
H
Hidetoshi Seto 已提交
915 916 917
	*no_way_out = atomic_read(&global_nwo);

	return order;
918 919 920 921 922 923 924 925 926
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
927
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
948 949
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
950 951 952 953 954 955 956 957 958 959 960 961
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
962 963
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

989 990 991 992
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
L
Lucas De Marchi 已提交
993
 * parser). So only support physical addresses up to page granuality for now.
994 995 996 997 998
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;
999
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
1000
		return 0;
1001
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
1002 1003 1004 1005
		return 0;
	return 1;
}

1006 1007 1008 1009
static void mce_clear_state(unsigned long *toclear)
{
	int i;

1010
	for (i = 0; i < mca_cfg.banks; i++) {
1011
		if (test_bit(i, toclear))
1012
			mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
1013 1014 1015
	}
}

1016 1017 1018 1019 1020 1021 1022
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1023 1024 1025 1026
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1027
 */
I
Ingo Molnar 已提交
1028
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1029
{
1030
	struct mca_config *cfg = &mca_cfg;
1031
	struct mce m, *final;
1032
	enum ctx_state prev_state;
L
Linus Torvalds 已提交
1033
	int i;
1034 1035 1036 1037 1038 1039
	int worst = 0;
	int severity;
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
H
Hidetoshi Seto 已提交
1040
	int order;
1041 1042
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1043
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1044 1045 1046 1047 1048 1049 1050
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1051
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1052
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1053
	char *msg = "Unknown";
1054 1055
	u64 recover_paddr = ~0ull;
	int flags = MF_ACTION_REQUIRED;
A
Ashok Raj 已提交
1056
	int lmce = 0;
L
Linus Torvalds 已提交
1057

1058 1059
	prev_state = ist_enter(regs);

1060
	this_cpu_inc(mce_exception_count);
1061

1062
	if (!cfg->banks)
1063
		goto out;
L
Linus Torvalds 已提交
1064

1065
	mce_gather_info(&m, regs);
1066

1067
	final = this_cpu_ptr(&mces_seen);
1068 1069
	*final = m;

1070
	memset(valid_banks, 0, sizeof(valid_banks));
1071
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1072

L
Linus Torvalds 已提交
1073 1074
	barrier();

A
Andi Kleen 已提交
1075
	/*
1076 1077 1078
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1079 1080 1081 1082
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1083
	/*
A
Ashok Raj 已提交
1084
	 * Check if this MCE is signaled to only this logical processor
1085
	 */
A
Ashok Raj 已提交
1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097
	if (m.mcgstatus & MCG_STATUS_LMCES)
		lmce = 1;
	else {
		/*
		 * Go through all the banks in exclusion of the other CPUs.
		 * This way we don't report duplicated events on shared banks
		 * because the first one to see it will clear it.
		 * If this is a Local MCE, then no need to perform rendezvous.
		 */
		order = mce_start(&no_way_out);
	}

1098
	for (i = 0; i < cfg->banks; i++) {
1099
		__clear_bit(i, toclear);
1100 1101
		if (!test_bit(i, valid_banks))
			continue;
1102
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1103
			continue;
1104 1105

		m.misc = 0;
L
Linus Torvalds 已提交
1106 1107 1108
		m.addr = 0;
		m.bank = i;

1109
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
L
Linus Torvalds 已提交
1110 1111 1112
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1113
		/*
A
Andi Kleen 已提交
1114 1115
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1116
		 */
1117
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1118
			!no_way_out)
1119 1120 1121 1122 1123
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1124
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1125

1126
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1127

A
Andi Kleen 已提交
1128
		/*
1129 1130
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1131
		 */
1132 1133
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1134 1135 1136
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1137 1138 1139 1140 1141
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1142 1143
		}

1144
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1145

1146 1147 1148 1149 1150
		/*
		 * Action optional error. Queue address for later processing.
		 * When the ring overflows we just ignore the AO error.
		 * RED-PEN add some logging mechanism when
		 * usable_address or mce_add_ring fails.
1151
		 * RED-PEN don't ignore overflow for mca_cfg.tolerant == 0
1152 1153 1154 1155
		 */
		if (severity == MCE_AO_SEVERITY && mce_usable_address(&m))
			mce_ring_add(m.addr >> PAGE_SHIFT);

1156
		mce_log(&m);
L
Linus Torvalds 已提交
1157

1158 1159 1160
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1161 1162 1163
		}
	}

1164 1165 1166
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1167 1168 1169
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1170
	/*
1171 1172
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1173
	 */
A
Ashok Raj 已提交
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
		 * Local MCE skipped calling mce_reign()
		 * If we found a fatal error, we need to panic here.
		 */
		 if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
			mce_panic("Machine check from unknown source",
				NULL, NULL);
	}
1186 1187

	/*
1188 1189 1190 1191
	 * At insane "tolerant" levels we take no action. Otherwise
	 * we only die if we have no other choice. For less serious
	 * issues we try to recover, or limit damage to the current
	 * process.
1192
	 */
1193
	if (cfg->tolerant < 3) {
1194 1195 1196
		if (no_way_out)
			mce_panic("Fatal machine check on current CPU", &m, msg);
		if (worst == MCE_AR_SEVERITY) {
1197 1198 1199
			recover_paddr = m.addr;
			if (!(m.mcgstatus & MCG_STATUS_RIPV))
				flags |= MF_MUST_KILL;
1200 1201 1202 1203
		} else if (kill_it) {
			force_sig(SIGBUS, current);
		}
	}
1204

1205 1206
	if (worst > 0)
		mce_report_event(regs);
1207
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1208
out:
1209
	sync_core();
1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229

	if (recover_paddr == ~0ull)
		goto done;

	pr_err("Uncorrected hardware memory error in user-access at %llx",
		 recover_paddr);
	/*
	 * We must call memory_failure() here even if the current process is
	 * doomed. We still need to mark the page as poisoned and alert any
	 * other users of the page.
	 */
	ist_begin_non_atomic(regs);
	local_irq_enable();
	if (memory_failure(recover_paddr >> PAGE_SHIFT, MCE_VECTOR, flags) < 0) {
		pr_err("Memory error not recovered");
		force_sig(SIGBUS, current);
	}
	local_irq_disable();
	ist_end_non_atomic();
done:
1230
	ist_exit(regs, prev_state);
L
Linus Torvalds 已提交
1231
}
1232
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1233

1234 1235
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1236
{
1237 1238
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1239 1240 1241
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1242 1243

	return 0;
1244
}
1245
#endif
1246

1247 1248 1249 1250 1251
/*
 * Action optional processing happens here (picking up
 * from the list of faulting pages that do_machine_check()
 * placed into the "ring").
 */
1252 1253
static void mce_process_work(struct work_struct *dummy)
{
1254 1255 1256 1257
	unsigned long pfn;

	while (mce_ring_get(&pfn))
		memory_failure(pfn, MCE_VECTOR, 0);
1258 1259
}

1260 1261 1262
#ifdef CONFIG_X86_MCE_INTEL
/***
 * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
S
Simon Arlott 已提交
1263
 * @cpu: The CPU on which the event occurred.
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273
 * @status: Event status information
 *
 * This function should be called by the thermal interrupt after the
 * event has been processed and the decision was made to log the event
 * further.
 *
 * The status parameter will be saved to the 'status' field of 'struct mce'
 * and historically has been the register value of the
 * MSR_IA32_THERMAL_STATUS (Intel) msr.
 */
1274
void mce_log_therm_throt_event(__u64 status)
1275 1276 1277
{
	struct mce m;

1278
	mce_setup(&m);
1279 1280 1281 1282 1283 1284
	m.bank = MCE_THERMAL_BANK;
	m.status = status;
	mce_log(&m);
}
#endif /* CONFIG_X86_MCE_INTEL */

L
Linus Torvalds 已提交
1285
/*
1286 1287 1288
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1289
 */
1290
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1291

T
Thomas Gleixner 已提交
1292
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1293
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1294

C
Chen Gong 已提交
1295 1296 1297 1298 1299
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1300
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1301

1302
static void __restart_timer(struct timer_list *t, unsigned long interval)
1303
{
1304 1305
	unsigned long when = jiffies + interval;
	unsigned long flags;
1306

1307
	local_irq_save(flags);
1308

1309 1310 1311 1312 1313 1314 1315 1316 1317
	if (timer_pending(t)) {
		if (time_before(when, t->expires))
			mod_timer_pinned(t, when);
	} else {
		t->expires = round_jiffies(when);
		add_timer_on(t, smp_processor_id());
	}

	local_irq_restore(flags);
1318 1319
}

T
Thomas Gleixner 已提交
1320
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1321
{
1322
	struct timer_list *t = this_cpu_ptr(&mce_timer);
1323
	int cpu = smp_processor_id();
T
Thomas Gleixner 已提交
1324
	unsigned long iv;
1325

1326 1327 1328
	WARN_ON(cpu != data);

	iv = __this_cpu_read(mce_next_interval);
1329

1330
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1331 1332 1333 1334 1335 1336
		machine_check_poll(MCP_TIMESTAMP, this_cpu_ptr(&mce_poll_banks));

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1337
	}
L
Linus Torvalds 已提交
1338 1339

	/*
1340 1341
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1342
	 */
1343
	if (mce_notify_irq())
1344
		iv = max(iv / 2, (unsigned long) HZ/100);
1345
	else
T
Thomas Gleixner 已提交
1346
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1347 1348

done:
T
Thomas Gleixner 已提交
1349
	__this_cpu_write(mce_next_interval, iv);
1350
	__restart_timer(t, iv);
C
Chen Gong 已提交
1351
}
1352

C
Chen Gong 已提交
1353 1354 1355 1356 1357
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1358
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1359 1360
	unsigned long iv = __this_cpu_read(mce_next_interval);

1361 1362
	__restart_timer(t, interval);

C
Chen Gong 已提交
1363 1364
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1365 1366
}

1367 1368 1369 1370 1371 1372 1373 1374 1375
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1376 1377
static void mce_do_trigger(struct work_struct *work)
{
1378
	call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1379 1380 1381 1382
}

static DECLARE_WORK(mce_trigger_work, mce_do_trigger);

1383
/*
1384 1385 1386
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1387
 */
1388
int mce_notify_irq(void)
1389
{
1390 1391 1392
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1393
	if (test_and_clear_bit(0, &mce_need_notify)) {
1394 1395
		/* wake processes polling /dev/mcelog */
		wake_up_interruptible(&mce_chrdev_wait);
1396

1397
		if (mce_helper[0])
1398
			schedule_work(&mce_trigger_work);
1399

1400
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1401
			pr_info(HW_ERR "Machine check events logged\n");
1402 1403

		return 1;
L
Linus Torvalds 已提交
1404
	}
1405 1406
	return 0;
}
1407
EXPORT_SYMBOL_GPL(mce_notify_irq);
1408

1409
static int __mcheck_cpu_mce_banks_init(void)
1410 1411
{
	int i;
1412
	u8 num_banks = mca_cfg.banks;
1413

1414
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1415 1416
	if (!mce_banks)
		return -ENOMEM;
1417 1418

	for (i = 0; i < num_banks; i++) {
1419
		struct mce_bank *b = &mce_banks[i];
1420

1421 1422 1423 1424 1425 1426
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1427
/*
L
Linus Torvalds 已提交
1428 1429
 * Initialize Machine Checks for a CPU.
 */
1430
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1431
{
1432
	unsigned b;
I
Ingo Molnar 已提交
1433
	u64 cap;
L
Linus Torvalds 已提交
1434 1435

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1436 1437

	b = cap & MCG_BANKCNT_MASK;
1438
	if (!mca_cfg.banks)
1439
		pr_info("CPU supports %d MCE banks\n", b);
1440

1441
	if (b > MAX_NR_BANKS) {
1442
		pr_warn("Using only %u machine check banks out of %u\n",
1443 1444 1445 1446 1447
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1448 1449 1450
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1451
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1452
		int err = __mcheck_cpu_mce_banks_init();
1453

1454 1455
		if (err)
			return err;
L
Linus Torvalds 已提交
1456
	}
1457

1458
	/* Use accurate RIP reporting if available. */
1459
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1460
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1461

A
Andi Kleen 已提交
1462
	if (cap & MCG_SER_P)
1463
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1464

1465 1466 1467
	return 0;
}

1468
static void __mcheck_cpu_init_generic(void)
1469
{
1470
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1471
	mce_banks_t all_banks;
1472 1473 1474
	u64 cap;
	int i;

1475 1476 1477
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1478 1479 1480
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1481
	bitmap_fill(all_banks, MAX_NR_BANKS);
1482
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1483

A
Andy Lutomirski 已提交
1484
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1485

1486
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1487 1488 1489
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);

1490
	for (i = 0; i < mca_cfg.banks; i++) {
1491
		struct mce_bank *b = &mce_banks[i];
1492

1493
		if (!b->init)
1494
			continue;
1495 1496
		wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
		wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
1497
	}
L
Linus Torvalds 已提交
1498 1499
}

1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1528
/* Add per CPU specific workarounds here */
1529
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1530
{
1531 1532
	struct mca_config *cfg = &mca_cfg;

1533
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1534
		pr_info("unknown CPU type - not enabling MCE support\n");
1535 1536 1537
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1538
	/* This should be disabled by the BIOS, but isn't always */
1539
	if (c->x86_vendor == X86_VENDOR_AMD) {
1540
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1541 1542 1543 1544 1545
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1546
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1547
		}
1548
		if (c->x86 <= 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1549 1550 1551 1552
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1553
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1554
		}
1555 1556 1557 1558
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1559
		if (c->x86 == 6 && cfg->banks > 0)
1560
			mce_banks[0].ctl = 0;
1561

1562 1563 1564 1565 1566 1567 1568
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1569 1570 1571 1572 1573 1574 1575 1576 1577 1578
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1579 1580
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1581
			};
1582

1583
			rdmsrl(MSR_K7_HWCR, hwcr);
1584

1585 1586
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1587

1588 1589
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1590

1591 1592 1593
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1594

1595 1596 1597 1598
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1599
	}
1600

1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1611
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1612
			mce_banks[0].init = 0;
1613 1614 1615 1616 1617 1618

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1619 1620
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1621

1622 1623 1624 1625
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1626 1627
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1628 1629 1630

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1631
	}
1632 1633 1634
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1635
		cfg->panic_timeout = 30;
1636 1637

	return 0;
1638
}
L
Linus Torvalds 已提交
1639

1640
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1641 1642
{
	if (c->x86 != 5)
1643 1644
		return 0;

1645 1646
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1647
		intel_p5_mcheck_init(c);
1648
		return 1;
1649 1650 1651
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1652
		return 1;
1653 1654
		break;
	}
1655 1656

	return 0;
1657 1658
}

1659
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1660 1661 1662 1663
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
1664
		mce_adjust_timer = cmci_intel_adjust_timer;
L
Linus Torvalds 已提交
1665
		break;
1666 1667 1668 1669

	case X86_VENDOR_AMD: {
		u32 ebx = cpuid_ebx(0x80000007);

1670
		mce_amd_feature_init(c);
1671 1672
		mce_flags.overflow_recov = !!(ebx & BIT(0));
		mce_flags.succor	 = !!(ebx & BIT(1));
1673
		break;
1674 1675
		}

L
Linus Torvalds 已提交
1676 1677 1678 1679 1680
	default:
		break;
	}
}

T
Thomas Gleixner 已提交
1681
static void mce_start_timer(unsigned int cpu, struct timer_list *t)
1682
{
1683
	unsigned long iv = check_interval * HZ;
1684

1685
	if (mca_cfg.ignore_ce || !iv)
1686 1687
		return;

1688 1689
	per_cpu(mce_next_interval, cpu) = iv;

T
Thomas Gleixner 已提交
1690
	t->expires = round_jiffies(jiffies + iv);
1691
	add_timer_on(t, cpu);
1692 1693
}

T
Thomas Gleixner 已提交
1694 1695
static void __mcheck_cpu_init_timer(void)
{
1696
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1697 1698 1699 1700 1701 1702
	unsigned int cpu = smp_processor_id();

	setup_timer(t, mce_timer_fn, cpu);
	mce_start_timer(cpu, t);
}

A
Andi Kleen 已提交
1703 1704 1705
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1706
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1707 1708 1709 1710 1711 1712 1713
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1714
/*
L
Linus Torvalds 已提交
1715
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1716
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1717
 */
1718
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1719
{
1720
	if (mca_cfg.disabled)
1721 1722
		return;

1723 1724
	if (__mcheck_cpu_ancient_init(c))
		return;
1725

1726
	if (!mce_available(c))
L
Linus Torvalds 已提交
1727 1728
		return;

1729
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1730
		mca_cfg.disabled = true;
1731 1732 1733
		return;
	}

1734 1735
	machine_check_vector = do_machine_check;

1736 1737 1738
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
	__mcheck_cpu_init_timer();
1739 1740
	INIT_WORK(this_cpu_ptr(&mce_work), mce_process_work);
	init_irq_work(this_cpu_ptr(&mce_irq_work), &mce_irq_work_cb);
L
Linus Torvalds 已提交
1741 1742 1743
}

/*
1744
 * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
L
Linus Torvalds 已提交
1745 1746
 */

1747 1748 1749
static DEFINE_SPINLOCK(mce_chrdev_state_lock);
static int mce_chrdev_open_count;	/* #times opened */
static int mce_chrdev_open_exclu;	/* already open exclusive? */
T
Tim Hockin 已提交
1750

1751
static int mce_chrdev_open(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1752
{
1753
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1754

1755 1756 1757
	if (mce_chrdev_open_exclu ||
	    (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
		spin_unlock(&mce_chrdev_state_lock);
I
Ingo Molnar 已提交
1758

T
Tim Hockin 已提交
1759 1760 1761 1762
		return -EBUSY;
	}

	if (file->f_flags & O_EXCL)
1763 1764
		mce_chrdev_open_exclu = 1;
	mce_chrdev_open_count++;
T
Tim Hockin 已提交
1765

1766
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1767

1768
	return nonseekable_open(inode, file);
T
Tim Hockin 已提交
1769 1770
}

1771
static int mce_chrdev_release(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1772
{
1773
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1774

1775 1776
	mce_chrdev_open_count--;
	mce_chrdev_open_exclu = 0;
T
Tim Hockin 已提交
1777

1778
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1779 1780 1781 1782

	return 0;
}

1783 1784
static void collect_tscs(void *data)
{
L
Linus Torvalds 已提交
1785
	unsigned long *cpu_tsc = (unsigned long *)data;
1786

L
Linus Torvalds 已提交
1787
	rdtscll(cpu_tsc[smp_processor_id()]);
1788
}
L
Linus Torvalds 已提交
1789

1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
static int mce_apei_read_done;

/* Collect MCE record of previous boot in persistent storage via APEI ERST. */
static int __mce_read_apei(char __user **ubuf, size_t usize)
{
	int rc;
	u64 record_id;
	struct mce m;

	if (usize < sizeof(struct mce))
		return -EINVAL;

	rc = apei_read_mce(&m, &record_id);
	/* Error or no more MCE record */
	if (rc <= 0) {
		mce_apei_read_done = 1;
1806 1807 1808 1809 1810 1811
		/*
		 * When ERST is disabled, mce_chrdev_read() should return
		 * "no record" instead of "no device."
		 */
		if (rc == -ENODEV)
			return 0;
1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832
		return rc;
	}
	rc = -EFAULT;
	if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
		return rc;
	/*
	 * In fact, we should have cleared the record after that has
	 * been flushed to the disk or sent to network in
	 * /sbin/mcelog, but we have no interface to support that now,
	 * so just clear it to avoid duplication.
	 */
	rc = apei_clear_mce(record_id);
	if (rc) {
		mce_apei_read_done = 1;
		return rc;
	}
	*ubuf += sizeof(struct mce);

	return 0;
}

1833 1834
static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
				size_t usize, loff_t *off)
L
Linus Torvalds 已提交
1835
{
I
Ingo Molnar 已提交
1836
	char __user *buf = ubuf;
1837
	unsigned long *cpu_tsc;
1838
	unsigned prev, next;
L
Linus Torvalds 已提交
1839 1840
	int i, err;

1841
	cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1842 1843 1844
	if (!cpu_tsc)
		return -ENOMEM;

1845
	mutex_lock(&mce_chrdev_read_mutex);
1846 1847 1848 1849 1850 1851 1852

	if (!mce_apei_read_done) {
		err = __mce_read_apei(&buf, usize);
		if (err || buf != ubuf)
			goto out;
	}

1853
	next = rcu_dereference_check_mce(mcelog.next);
L
Linus Torvalds 已提交
1854 1855

	/* Only supports full reads right now */
1856 1857 1858
	err = -EINVAL;
	if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
		goto out;
L
Linus Torvalds 已提交
1859 1860

	err = 0;
1861 1862 1863 1864
	prev = 0;
	do {
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
H
Hidetoshi Seto 已提交
1865
			struct mce *m = &mcelog.entry[i];
1866

H
Hidetoshi Seto 已提交
1867
			while (!m->finished) {
1868
				if (time_after_eq(jiffies, start + 2)) {
H
Hidetoshi Seto 已提交
1869
					memset(m, 0, sizeof(*m));
1870 1871 1872
					goto timeout;
				}
				cpu_relax();
1873
			}
1874
			smp_rmb();
H
Hidetoshi Seto 已提交
1875 1876
			err |= copy_to_user(buf, m, sizeof(*m));
			buf += sizeof(*m);
1877 1878
timeout:
			;
1879
		}
L
Linus Torvalds 已提交
1880

1881 1882 1883 1884 1885
		memset(mcelog.entry + prev, 0,
		       (next - prev) * sizeof(struct mce));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
L
Linus Torvalds 已提交
1886

1887
	synchronize_sched();
L
Linus Torvalds 已提交
1888

1889 1890 1891 1892
	/*
	 * Collect entries that were still getting written before the
	 * synchronize.
	 */
1893
	on_each_cpu(collect_tscs, cpu_tsc, 1);
I
Ingo Molnar 已提交
1894

1895
	for (i = next; i < MCE_LOG_LEN; i++) {
H
Hidetoshi Seto 已提交
1896 1897 1898 1899
		struct mce *m = &mcelog.entry[i];

		if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
			err |= copy_to_user(buf, m, sizeof(*m));
L
Linus Torvalds 已提交
1900
			smp_rmb();
H
Hidetoshi Seto 已提交
1901 1902
			buf += sizeof(*m);
			memset(m, 0, sizeof(*m));
L
Linus Torvalds 已提交
1903
		}
1904
	}
1905 1906 1907 1908 1909

	if (err)
		err = -EFAULT;

out:
1910
	mutex_unlock(&mce_chrdev_read_mutex);
1911
	kfree(cpu_tsc);
I
Ingo Molnar 已提交
1912

1913
	return err ? err : buf - ubuf;
L
Linus Torvalds 已提交
1914 1915
}

1916
static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
1917
{
1918
	poll_wait(file, &mce_chrdev_wait, wait);
1919
	if (READ_ONCE(mcelog.next))
1920
		return POLLIN | POLLRDNORM;
1921 1922
	if (!mce_apei_read_done && apei_check_mce())
		return POLLIN | POLLRDNORM;
1923 1924 1925
	return 0;
}

1926 1927
static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
				unsigned long arg)
L
Linus Torvalds 已提交
1928 1929
{
	int __user *p = (int __user *)arg;
1930

L
Linus Torvalds 已提交
1931
	if (!capable(CAP_SYS_ADMIN))
1932
		return -EPERM;
I
Ingo Molnar 已提交
1933

L
Linus Torvalds 已提交
1934
	switch (cmd) {
1935
	case MCE_GET_RECORD_LEN:
L
Linus Torvalds 已提交
1936 1937
		return put_user(sizeof(struct mce), p);
	case MCE_GET_LOG_LEN:
1938
		return put_user(MCE_LOG_LEN, p);
L
Linus Torvalds 已提交
1939 1940
	case MCE_GETCLEAR_FLAGS: {
		unsigned flags;
1941 1942

		do {
L
Linus Torvalds 已提交
1943
			flags = mcelog.flags;
1944
		} while (cmpxchg(&mcelog.flags, flags, 0) != flags);
I
Ingo Molnar 已提交
1945

1946
		return put_user(flags, p);
L
Linus Torvalds 已提交
1947 1948
	}
	default:
1949 1950
		return -ENOTTY;
	}
L
Linus Torvalds 已提交
1951 1952
}

1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
			    size_t usize, loff_t *off);

void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
			     const char __user *ubuf,
			     size_t usize, loff_t *off))
{
	mce_write = fn;
}
EXPORT_SYMBOL_GPL(register_mce_write_callback);

1964 1965
static ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
				size_t usize, loff_t *off)
1966 1967 1968 1969 1970 1971 1972 1973
{
	if (mce_write)
		return mce_write(filp, ubuf, usize, off);
	else
		return -EINVAL;
}

static const struct file_operations mce_chrdev_ops = {
1974 1975 1976
	.open			= mce_chrdev_open,
	.release		= mce_chrdev_release,
	.read			= mce_chrdev_read,
1977
	.write			= mce_chrdev_write,
1978 1979 1980
	.poll			= mce_chrdev_poll,
	.unlocked_ioctl		= mce_chrdev_ioctl,
	.llseek			= no_llseek,
L
Linus Torvalds 已提交
1981 1982
};

1983
static struct miscdevice mce_chrdev_device = {
L
Linus Torvalds 已提交
1984 1985 1986 1987 1988
	MISC_MCELOG_MINOR,
	"mcelog",
	&mce_chrdev_ops,
};

1989 1990 1991
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
1992
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
2008
/*
2009 2010
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
2011
 * mce=no_lmce Disables LMCE
2012 2013
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
2014 2015 2016
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
2017 2018
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
2019
 * mce=bios_cmci_threshold Don't program the CMCI threshold
H
Hidetoshi Seto 已提交
2020
 */
L
Linus Torvalds 已提交
2021 2022
static int __init mcheck_enable(char *str)
{
2023 2024
	struct mca_config *cfg = &mca_cfg;

2025
	if (*str == 0) {
2026
		enable_p5_mce();
2027 2028
		return 1;
	}
2029 2030
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
2031
	if (!strcmp(str, "off"))
2032
		cfg->disabled = true;
2033
	else if (!strcmp(str, "no_cmci"))
2034
		cfg->cmci_disabled = true;
2035 2036
	else if (!strcmp(str, "no_lmce"))
		cfg->lmce_disabled = true;
2037
	else if (!strcmp(str, "dont_log_ce"))
2038
		cfg->dont_log_ce = true;
2039
	else if (!strcmp(str, "ignore_ce"))
2040
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
2041
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
2042
		cfg->bootlog = (str[0] == 'b');
2043
	else if (!strcmp(str, "bios_cmci_threshold"))
2044
		cfg->bios_cmci_threshold = true;
2045
	else if (isdigit(str[0])) {
2046
		if (get_option(&str, &cfg->tolerant) == 2)
2047
			get_option(&str, &(cfg->monarch_timeout));
2048
	} else {
2049
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
2050 2051
		return 0;
	}
2052
	return 1;
L
Linus Torvalds 已提交
2053
}
2054
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
2055

2056
int __init mcheck_init(void)
2057
{
2058
	mcheck_intel_therm_init();
2059
	mcheck_vendor_init_severity();
2060

2061 2062 2063
	return 0;
}

2064
/*
2065
 * mce_syscore: PM support
2066
 */
L
Linus Torvalds 已提交
2067

2068 2069 2070 2071
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
2072
static int mce_disable_error_reporting(void)
2073 2074 2075
{
	int i;

2076
	for (i = 0; i < mca_cfg.banks; i++) {
2077
		struct mce_bank *b = &mce_banks[i];
2078

2079
		if (b->init)
2080
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2081
	}
2082 2083 2084
	return 0;
}

2085
static int mce_syscore_suspend(void)
2086
{
2087
	return mce_disable_error_reporting();
2088 2089
}

2090
static void mce_syscore_shutdown(void)
2091
{
2092
	mce_disable_error_reporting();
2093 2094
}

I
Ingo Molnar 已提交
2095 2096 2097 2098 2099
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2100
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2101
{
2102
	__mcheck_cpu_init_generic();
2103
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
L
Linus Torvalds 已提交
2104 2105
}

2106
static struct syscore_ops mce_syscore_ops = {
2107 2108 2109
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2110 2111
};

2112
/*
2113
 * mce_device: Sysfs support
2114 2115
 */

2116 2117
static void mce_cpu_restart(void *data)
{
2118
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2119
		return;
2120 2121
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_timer();
2122 2123
}

L
Linus Torvalds 已提交
2124
/* Reinit MCEs after user configuration changes */
2125 2126
static void mce_restart(void)
{
2127
	mce_timer_delete_all();
2128
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2129 2130
}

2131
/* Toggle features for corrected errors */
2132
static void mce_disable_cmci(void *data)
2133
{
2134
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2135 2136 2137 2138 2139 2140
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2141
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2142 2143 2144 2145
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2146
		__mcheck_cpu_init_timer();
2147 2148
}

2149
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2150
	.name		= "machinecheck",
2151
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2152 2153
};

2154
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2155 2156

void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
L
Linus Torvalds 已提交
2157

2158
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2159 2160 2161
{
	return container_of(attr, struct mce_bank, attr);
}
2162

2163
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2164 2165
			 char *buf)
{
2166
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2167 2168
}

2169
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2170
			const char *buf, size_t size)
2171
{
H
Hidetoshi Seto 已提交
2172
	u64 new;
I
Ingo Molnar 已提交
2173

2174
	if (kstrtou64(buf, 0, &new) < 0)
2175
		return -EINVAL;
I
Ingo Molnar 已提交
2176

2177
	attr_to_bank(attr)->ctl = new;
2178
	mce_restart();
I
Ingo Molnar 已提交
2179

H
Hidetoshi Seto 已提交
2180
	return size;
2181
}
2182

I
Ingo Molnar 已提交
2183
static ssize_t
2184
show_trigger(struct device *s, struct device_attribute *attr, char *buf)
2185
{
2186
	strcpy(buf, mce_helper);
2187
	strcat(buf, "\n");
2188
	return strlen(mce_helper) + 1;
2189 2190
}

2191
static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
I
Ingo Molnar 已提交
2192
				const char *buf, size_t siz)
2193 2194
{
	char *p;
I
Ingo Molnar 已提交
2195

2196 2197 2198
	strncpy(mce_helper, buf, sizeof(mce_helper));
	mce_helper[sizeof(mce_helper)-1] = 0;
	p = strchr(mce_helper, '\n');
I
Ingo Molnar 已提交
2199

2200
	if (p)
I
Ingo Molnar 已提交
2201 2202
		*p = 0;

2203
	return strlen(mce_helper) + !!p;
2204 2205
}

2206 2207
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2208 2209 2210 2211
			     const char *buf, size_t size)
{
	u64 new;

2212
	if (kstrtou64(buf, 0, &new) < 0)
2213 2214
		return -EINVAL;

2215
	if (mca_cfg.ignore_ce ^ !!new) {
2216 2217
		if (new) {
			/* disable ce features */
2218 2219
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2220
			mca_cfg.ignore_ce = true;
2221 2222
		} else {
			/* enable ce features */
2223
			mca_cfg.ignore_ce = false;
2224 2225 2226 2227 2228 2229
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2230 2231
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2232 2233 2234 2235
				 const char *buf, size_t size)
{
	u64 new;

2236
	if (kstrtou64(buf, 0, &new) < 0)
2237 2238
		return -EINVAL;

2239
	if (mca_cfg.cmci_disabled ^ !!new) {
2240 2241
		if (new) {
			/* disable cmci */
2242
			on_each_cpu(mce_disable_cmci, NULL, 1);
2243
			mca_cfg.cmci_disabled = true;
2244 2245
		} else {
			/* enable cmci */
2246
			mca_cfg.cmci_disabled = false;
2247 2248 2249 2250 2251 2252
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2253 2254
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2255 2256
				      const char *buf, size_t size)
{
2257
	ssize_t ret = device_store_int(s, attr, buf, size);
2258 2259 2260 2261
	mce_restart();
	return ret;
}

2262
static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
2263
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2264
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2265
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2266

2267 2268
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2269 2270
	&check_interval
};
I
Ingo Molnar 已提交
2271

2272
static struct dev_ext_attribute dev_attr_ignore_ce = {
2273 2274
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2275 2276
};

2277
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2278 2279
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2280 2281
};

2282 2283 2284 2285 2286 2287 2288 2289
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
	&dev_attr_trigger,
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2290 2291
	NULL
};
L
Linus Torvalds 已提交
2292

2293
static cpumask_var_t mce_device_initialized;
2294

2295 2296 2297 2298 2299
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2300
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2301
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2302
{
2303
	struct device *dev;
L
Linus Torvalds 已提交
2304
	int err;
2305
	int i, j;
2306

A
Andreas Herrmann 已提交
2307
	if (!mce_available(&boot_cpu_data))
2308 2309
		return -EIO;

2310 2311 2312
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2313 2314
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2315
	dev->release = &mce_device_release;
2316

2317
	err = device_register(dev);
2318 2319
	if (err) {
		put_device(dev);
2320
		return err;
2321
	}
2322

2323 2324
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2325 2326 2327
		if (err)
			goto error;
	}
2328
	for (j = 0; j < mca_cfg.banks; j++) {
2329
		err = device_create_file(dev, &mce_banks[j].attr);
2330 2331 2332
		if (err)
			goto error2;
	}
2333
	cpumask_set_cpu(cpu, mce_device_initialized);
2334
	per_cpu(mce_device, cpu) = dev;
2335

2336
	return 0;
2337
error2:
2338
	while (--j >= 0)
2339
		device_remove_file(dev, &mce_banks[j].attr);
2340
error:
I
Ingo Molnar 已提交
2341
	while (--i >= 0)
2342
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2343

2344
	device_unregister(dev);
2345

2346 2347 2348
	return err;
}

2349
static void mce_device_remove(unsigned int cpu)
2350
{
2351
	struct device *dev = per_cpu(mce_device, cpu);
2352 2353
	int i;

2354
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2355 2356
		return;

2357 2358
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2359

2360
	for (i = 0; i < mca_cfg.banks; i++)
2361
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2362

2363 2364
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2365
	per_cpu(mce_device, cpu) = NULL;
2366 2367
}

2368
/* Make sure there are no machine checks on offlined CPUs. */
2369
static void mce_disable_cpu(void *h)
2370
{
A
Andi Kleen 已提交
2371
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2372
	int i;
2373

2374
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2375
		return;
2376

A
Andi Kleen 已提交
2377 2378
	if (!(action & CPU_TASKS_FROZEN))
		cmci_clear();
2379
	for (i = 0; i < mca_cfg.banks; i++) {
2380
		struct mce_bank *b = &mce_banks[i];
2381

2382
		if (b->init)
2383
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2384
	}
2385 2386
}

2387
static void mce_reenable_cpu(void *h)
2388
{
A
Andi Kleen 已提交
2389
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2390
	int i;
2391

2392
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2393
		return;
I
Ingo Molnar 已提交
2394

A
Andi Kleen 已提交
2395 2396
	if (!(action & CPU_TASKS_FROZEN))
		cmci_reenable();
2397
	for (i = 0; i < mca_cfg.banks; i++) {
2398
		struct mce_bank *b = &mce_banks[i];
2399

2400
		if (b->init)
2401
			wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
2402
	}
2403 2404
}

2405
/* Get notified when a cpu comes on/off. Be hotplug friendly. */
2406
static int
I
Ingo Molnar 已提交
2407
mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
2408 2409
{
	unsigned int cpu = (unsigned long)hcpu;
2410
	struct timer_list *t = &per_cpu(mce_timer, cpu);
2411

2412
	switch (action & ~CPU_TASKS_FROZEN) {
2413
	case CPU_ONLINE:
2414
		mce_device_create(cpu);
2415 2416
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2417 2418
		break;
	case CPU_DEAD:
2419 2420
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2421
		mce_device_remove(cpu);
C
Chen Gong 已提交
2422
		mce_intel_hcpu_update(cpu);
B
Borislav Petkov 已提交
2423 2424 2425 2426

		/* intentionally ignoring frozen here */
		if (!(action & CPU_TASKS_FROZEN))
			cmci_rediscover();
2427
		break;
2428
	case CPU_DOWN_PREPARE:
A
Andi Kleen 已提交
2429
		smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
C
Chen Gong 已提交
2430
		del_timer_sync(t);
2431 2432
		break;
	case CPU_DOWN_FAILED:
A
Andi Kleen 已提交
2433
		smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
T
Thomas Gleixner 已提交
2434
		mce_start_timer(cpu, t);
A
Andi Kleen 已提交
2435
		break;
2436 2437
	}

2438
	return NOTIFY_OK;
2439 2440
}

2441
static struct notifier_block mce_cpu_notifier = {
2442 2443 2444
	.notifier_call = mce_cpu_callback,
};

2445
static __init void mce_init_banks(void)
2446 2447 2448
{
	int i;

2449
	for (i = 0; i < mca_cfg.banks; i++) {
2450
		struct mce_bank *b = &mce_banks[i];
2451
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2452

2453
		sysfs_attr_init(&a->attr);
2454 2455
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2456 2457 2458 2459

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2460 2461 2462
	}
}

2463
static __init int mcheck_init_device(void)
2464 2465 2466 2467
{
	int err;
	int i = 0;

2468 2469 2470 2471
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2472

2473 2474 2475 2476
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2477

2478
	mce_init_banks();
2479

2480
	err = subsys_system_register(&mce_subsys, NULL);
2481
	if (err)
2482
		goto err_out_mem;
2483

2484
	cpu_notifier_register_begin();
2485
	for_each_online_cpu(i) {
2486
		err = mce_device_create(i);
2487
		if (err) {
2488 2489 2490 2491 2492 2493
			/*
			 * Register notifier anyway (and do not unreg it) so
			 * that we don't leave undeleted timers, see notifier
			 * callback above.
			 */
			__register_hotcpu_notifier(&mce_cpu_notifier);
2494
			cpu_notifier_register_done();
2495
			goto err_device_create;
2496
		}
2497 2498
	}

2499 2500
	__register_hotcpu_notifier(&mce_cpu_notifier);
	cpu_notifier_register_done();
2501

2502 2503
	register_syscore_ops(&mce_syscore_ops);

2504
	/* register character device /dev/mcelog */
2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528
	err = misc_register(&mce_chrdev_device);
	if (err)
		goto err_register;

	return 0;

err_register:
	unregister_syscore_ops(&mce_syscore_ops);

err_device_create:
	/*
	 * We didn't keep track of which devices were created above, but
	 * even if we had, the set of online cpus might have changed.
	 * Play safe and remove for every possible cpu, since
	 * mce_device_remove() will do the right thing.
	 */
	for_each_possible_cpu(i)
		mce_device_remove(i);

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
	pr_err("Unable to init device /dev/mcelog (rc: %d)\n", err);
I
Ingo Molnar 已提交
2529

L
Linus Torvalds 已提交
2530 2531
	return err;
}
2532
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2533

2534 2535 2536 2537 2538
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2539
	mca_cfg.disabled = true;
2540 2541 2542
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2543

2544 2545
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2546
{
2547
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2548

2549 2550
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2551

2552 2553
	return dmce;
}
I
Ingo Molnar 已提交
2554

2555 2556 2557
static void mce_reset(void)
{
	cpu_missing = 0;
2558
	atomic_set(&mce_fake_panicked, 0);
2559 2560 2561 2562
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2563

2564 2565 2566 2567
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2568 2569
}

2570
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2571
{
2572 2573 2574
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2575 2576
}

2577 2578
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2579

2580
static int __init mcheck_debugfs_init(void)
2581
{
2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2593
}
2594
late_initcall(mcheck_debugfs_init);
2595
#endif