mce.c 59.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
I
Ingo Molnar 已提交
44

45
#include <asm/processor.h>
46
#include <asm/traps.h>
A
Andy Lutomirski 已提交
47
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
48 49
#include <asm/mce.h>
#include <asm/msr.h>
L
Linus Torvalds 已提交
50

51
#include "mce-internal.h"
52

53
static DEFINE_MUTEX(mce_chrdev_read_mutex);
54

55
#define mce_log_get_idx_check(p) \
56
({ \
57 58
	RCU_LOCKDEP_WARN(!rcu_read_lock_sched_held() && \
			 !lockdep_is_held(&mce_chrdev_read_mutex), \
59
			 "suspicious mce_log_get_idx_check() usage"); \
60 61
	smp_load_acquire(&(p)); \
})
62

63 64 65
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

66
#define SPINUNIT		100	/* 100ns */
67

68 69
DEFINE_PER_CPU(unsigned, mce_exception_count);

70
struct mce_bank *mce_banks __read_mostly;
71
struct mce_vendor_flags mce_flags __read_mostly;
72

73
struct mca_config mca_cfg __read_mostly = {
74
	.bootlog  = -1,
75 76 77 78 79 80 81
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
82 83
	.tolerant = 1,
	.monarch_timeout = -1
84 85
};

86 87 88 89
/* User mode helper program triggered by machine check event */
static unsigned long		mce_need_notify;
static char			mce_helper[128];
static char			*mce_helper_argv[2] = { mce_helper, NULL };
L
Linus Torvalds 已提交
90

91 92
static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);

93 94 95
static DEFINE_PER_CPU(struct mce, mces_seen);
static int			cpu_missing;

96 97 98 99
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
100 101 102 103
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

104 105 106 107 108 109 110 111 112
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

113 114
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
115

116
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);
117
static int mce_usable_address(struct mce *m);
118

119 120 121 122
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
123
ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);
124

125 126 127 128
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
129
	m->cpu = m->extcpu = smp_processor_id();
130
	m->tsc = rdtsc();
131 132 133 134 135 136 137
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
138 139
}

140 141 142
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

L
Linus Torvalds 已提交
143 144 145 146 147 148
/*
 * Lockless MCE logging infrastructure.
 * This avoids deadlocks on printk locks without having to break locks. Also
 * separate MCEs from kernel messages to avoid bogus bug reports.
 */

149
static struct mce_log mcelog = {
150 151 152
	.signature	= MCE_LOG_SIGNATURE,
	.len		= MCE_LOG_LEN,
	.recordlen	= sizeof(struct mce),
153
};
L
Linus Torvalds 已提交
154 155 156 157

void mce_log(struct mce *mce)
{
	unsigned next, entry;
I
Ingo Molnar 已提交
158

159 160 161
	/* Emit the trace record: */
	trace_mce_record(mce);

162 163
	if (!mce_gen_pool_add(mce))
		irq_work_queue(&mce_irq_work);
164

L
Linus Torvalds 已提交
165
	mce->finished = 0;
M
Mike Waychison 已提交
166
	wmb();
L
Linus Torvalds 已提交
167
	for (;;) {
168
		entry = mce_log_get_idx_check(mcelog.next);
169
		for (;;) {
170

I
Ingo Molnar 已提交
171 172 173 174 175
			/*
			 * When the buffer fills up discard new entries.
			 * Assume that the earlier errors are the more
			 * interesting ones:
			 */
176
			if (entry >= MCE_LOG_LEN) {
177 178
				set_bit(MCE_OVERFLOW,
					(unsigned long *)&mcelog.flags);
179 180
				return;
			}
I
Ingo Molnar 已提交
181
			/* Old left over entry. Skip: */
182 183 184 185
			if (mcelog.entry[entry].finished) {
				entry++;
				continue;
			}
M
Mike Waychison 已提交
186
			break;
L
Linus Torvalds 已提交
187 188 189 190 191 192 193
		}
		smp_rmb();
		next = entry + 1;
		if (cmpxchg(&mcelog.next, entry, next) == entry)
			break;
	}
	memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
M
Mike Waychison 已提交
194
	wmb();
L
Linus Torvalds 已提交
195
	mcelog.entry[entry].finished = 1;
M
Mike Waychison 已提交
196
	wmb();
L
Linus Torvalds 已提交
197

198
	mce->finished = 1;
199
	set_bit(0, &mce_need_notify);
L
Linus Torvalds 已提交
200 201
}

202
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
203
{
204 205 206
	mutex_lock(&mce_chrdev_read_mutex);
	mce_log(m);
	mutex_unlock(&mce_chrdev_read_mutex);
B
Borislav Petkov 已提交
207
}
208
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
209

210
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
211

212 213
void mce_register_decode_chain(struct notifier_block *nb)
{
214 215 216 217
	/* Ensure SRAO notifier has the highest priority in the decode chain. */
	if (nb != &mce_srao_nb && nb->priority == INT_MAX)
		nb->priority -= 1;

218 219 220 221 222 223 224 225 226 227
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

H
Hidetoshi Seto 已提交
228
static void print_mce(struct mce *m)
L
Linus Torvalds 已提交
229
{
230 231
	int ret = 0;

H
Huang Ying 已提交
232
	pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n",
233
	       m->extcpu, m->mcgstatus, m->bank, m->status);
234

235
	if (m->ip) {
H
Huang Ying 已提交
236
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
237 238 239
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
				m->cs, m->ip);

L
Linus Torvalds 已提交
240
		if (m->cs == __KERNEL_CS)
241
			print_symbol("{%s}", m->ip);
242
		pr_cont("\n");
L
Linus Torvalds 已提交
243
	}
244

H
Huang Ying 已提交
245
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
246
	if (m->addr)
247
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
248
	if (m->misc)
249
		pr_cont("MISC %llx ", m->misc);
250

251
	pr_cont("\n");
252 253 254 255
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
256
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
257 258
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
259 260 261

	/*
	 * Print out human-readable details about the MCE error,
262
	 * (if the CPU has an implementation for that)
263
	 */
264 265 266 267 268
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
269 270
}

271 272
#define PANIC_TIMEOUT 5 /* 5 seconds */

273
static atomic_t mce_panicked;
274

275
static int fake_panic;
276
static atomic_t mce_fake_panicked;
277

278 279 280 281
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
282

283 284 285 286
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
287
	if (panic_timeout == 0)
288
		panic_timeout = mca_cfg.panic_timeout;
289 290 291
	panic("Panicing machine check CPU died");
}

292
static void mce_panic(const char *msg, struct mce *final, char *exp)
293
{
294
	int i, apei_err = 0;
295

296 297 298 299
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
300
		if (atomic_inc_return(&mce_panicked) > 1)
301 302
			wait_for_panic();
		barrier();
303

304 305 306 307
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
308
		if (atomic_inc_return(&mce_fake_panicked) > 1)
309 310
			return;
	}
311
	/* First print corrected ones that are still unlogged */
L
Linus Torvalds 已提交
312
	for (i = 0; i < MCE_LOG_LEN; i++) {
313
		struct mce *m = &mcelog.entry[i];
H
Hidetoshi Seto 已提交
314 315
		if (!(m->status & MCI_STATUS_VAL))
			continue;
316
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
317
			print_mce(m);
318 319 320
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
321 322 323 324 325
	}
	/* Now print uncorrected but with the final one last */
	for (i = 0; i < MCE_LOG_LEN; i++) {
		struct mce *m = &mcelog.entry[i];
		if (!(m->status & MCI_STATUS_VAL))
L
Linus Torvalds 已提交
326
			continue;
H
Hidetoshi Seto 已提交
327 328
		if (!(m->status & MCI_STATUS_UC))
			continue;
329
		if (!final || memcmp(m, final, sizeof(struct mce))) {
H
Hidetoshi Seto 已提交
330
			print_mce(m);
331 332 333
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
334
	}
335
	if (final) {
H
Hidetoshi Seto 已提交
336
		print_mce(final);
337 338 339
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
340
	if (cpu_missing)
H
Huang Ying 已提交
341
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
342
	if (exp)
H
Huang Ying 已提交
343
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
344 345
	if (!fake_panic) {
		if (panic_timeout == 0)
346
			panic_timeout = mca_cfg.panic_timeout;
347 348
		panic(msg);
	} else
H
Huang Ying 已提交
349
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
350
}
L
Linus Torvalds 已提交
351

352 353 354 355
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
356
	unsigned bank = __this_cpu_read(injectm.bank);
357

358
	if (msr == mca_cfg.rip_msr)
359
		return offsetof(struct mce, ip);
360
	if (msr == MSR_IA32_MCx_STATUS(bank))
361
		return offsetof(struct mce, status);
362
	if (msr == MSR_IA32_MCx_ADDR(bank))
363
		return offsetof(struct mce, addr);
364
	if (msr == MSR_IA32_MCx_MISC(bank))
365 366 367 368 369 370
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

371 372 373 374
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
375

T
Tejun Heo 已提交
376
	if (__this_cpu_read(injectm.finished)) {
377
		int offset = msr_to_offset(msr);
378

379 380
		if (offset < 0)
			return 0;
381
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
382
	}
383 384 385 386 387 388 389 390 391 392 393

	if (rdmsrl_safe(msr, &v)) {
		WARN_ONCE(1, "mce: Unable to read msr %d!\n", msr);
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

394 395 396 397 398
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
399
	if (__this_cpu_read(injectm.finished)) {
400
		int offset = msr_to_offset(msr);
401

402
		if (offset >= 0)
403
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
404 405
		return;
	}
406 407 408
	wrmsrl(msr, v);
}

409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
427 428 429 430 431 432 433 434

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
435 436
		}
		/* Use accurate RIP reporting if available. */
437 438
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
439 440 441
	}
}

A
Andi Kleen 已提交
442
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
443
{
444
	if (mca_cfg.disabled)
445
		return 0;
446
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
447 448
}

449 450
static void mce_schedule_work(void)
{
451
	if (!mce_gen_pool_empty() && keventd_up())
452
		schedule_work(&mce_work);
453 454
}

455
static void mce_irq_work_cb(struct irq_work *entry)
456
{
457
	mce_notify_irq();
458
	mce_schedule_work();
459 460 461 462 463
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
464
		mce_notify_irq();
465 466 467 468 469 470 471
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
472 473 474
		return;
	}

475
	irq_work_queue(&mce_irq_work);
476 477
}

478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

	if (mce->usable_addr && (mce->severity == MCE_AO_SEVERITY)) {
		pfn = mce->addr >> PAGE_SHIFT;
		memory_failure(pfn, MCE_VECTOR, 0);
	}

	return NOTIFY_OK;
493
}
494 495 496 497
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
	.priority = INT_MAX,
};
498

499 500 501 502 503 504 505 506 507 508 509 510 511
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
		m->misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
	if (m->status & MCI_STATUS_ADDRV) {
		m->addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));

		/*
		 * Mask the reported address by the reported granularity.
		 */
512
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
513 514 515 516 517 518 519
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
	}
}

520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550
static bool memory_error(struct mce *m)
{
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (c->x86_vendor == X86_VENDOR_AMD) {
		/*
		 * coming soon
		 */
		return false;
	} else if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}

551 552
DEFINE_PER_CPU(unsigned, mce_poll_count);

553
/*
554 555 556 557
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
558 559 560 561 562 563 564 565 566
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
567
 */
568
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
569
{
570
	bool error_logged = false;
571
	struct mce m;
572
	int severity;
573 574
	int i;

575
	this_cpu_inc(mce_poll_count);
576

577
	mce_gather_info(&m, NULL);
578

579
	for (i = 0; i < mca_cfg.banks; i++) {
580
		if (!mce_banks[i].ctl || !test_bit(i, *b))
581 582 583 584 585 586 587 588
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;
		m.tsc = 0;

		barrier();
589
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
590 591 592
		if (!(m.status & MCI_STATUS_VAL))
			continue;

593

594
		/*
A
Andi Kleen 已提交
595 596
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
597 598 599
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
600
		if (!(flags & MCP_UC) &&
601
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
602 603
			continue;

604
		mce_read_aux(&m, i);
605 606 607

		if (!(flags & MCP_TIMESTAMP))
			m.tsc = 0;
608 609 610 611 612 613 614 615 616

		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

		/*
		 * In the cases where we don't have a valid address after all,
		 * do not add it into the ring buffer.
		 */
		if (severity == MCE_DEFERRED_SEVERITY && memory_error(&m)) {
			if (m.status & MCI_STATUS_ADDRV) {
617 618 619 620 621
				m.severity = severity;
				m.usable_addr = mce_usable_address(&m);

				if (!mce_gen_pool_add(&m))
					mce_schedule_work();
622 623 624
			}
		}

625 626 627 628
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
629 630
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce) {
			error_logged = true;
A
Andi Kleen 已提交
631
			mce_log(&m);
632
		}
633 634 635 636

		/*
		 * Clear state for this bank.
		 */
637
		mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
638 639 640 641 642 643
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
644 645

	sync_core();
646 647

	return error_logged;
648
}
649
EXPORT_SYMBOL_GPL(machine_check_poll);
650

651 652 653 654
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
655 656
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
657
{
658
	int i, ret = 0;
659
	char *tmp;
660

661
	for (i = 0; i < mca_cfg.banks; i++) {
662
		m->status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
663
		if (m->status & MCI_STATUS_VAL) {
664
			__set_bit(i, validp);
665 666 667
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
668 669 670

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
			*msg = tmp;
671
			ret = 1;
672
		}
673
	}
674
	return ret;
675 676
}

677 678 679 680 681 682 683 684 685 686 687 688 689 690
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
691
static int mce_timed_out(u64 *t, const char *msg)
692 693 694 695 696 697 698 699
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
700
	if (atomic_read(&mce_panicked))
701
		wait_for_panic();
702
	if (!mca_cfg.monarch_timeout)
703 704
		goto out;
	if ((s64)*t < SPINUNIT) {
705
		if (mca_cfg.tolerant <= 1)
706
			mce_panic(msg, NULL, NULL);
707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
728
 * Also this detects the case of a machine check event coming from outer
729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
754 755
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
756
					    &nmsg, true);
757 758 759 760 761 762 763 764 765 766 767 768
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
769
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
770
		mce_panic("Fatal machine check", m, msg);
771 772 773 774 775 776 777 778 779 780 781

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
782
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
783
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
802
static int mce_start(int *no_way_out)
803
{
H
Hidetoshi Seto 已提交
804
	int order;
805
	int cpus = num_online_cpus();
806
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
807

H
Hidetoshi Seto 已提交
808 809
	if (!timeout)
		return -1;
810

H
Hidetoshi Seto 已提交
811
	atomic_add(*no_way_out, &global_nwo);
812 813 814 815
	/*
	 * global_nwo should be updated before mce_callin
	 */
	smp_wmb();
816
	order = atomic_inc_return(&mce_callin);
817 818 819 820 821

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
822 823
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
824
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
825
			return -1;
826 827 828 829
		}
		ndelay(SPINUNIT);
	}

830 831 832 833
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
834

H
Hidetoshi Seto 已提交
835 836 837 838
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
839
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
840 841 842 843 844 845 846 847
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
848 849
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
850 851 852 853 854
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
855 856 857
	}

	/*
H
Hidetoshi Seto 已提交
858
	 * Cache the global no_way_out state.
859
	 */
H
Hidetoshi Seto 已提交
860 861 862
	*no_way_out = atomic_read(&global_nwo);

	return order;
863 864 865 866 867 868 869 870 871
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
872
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
893 894
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
895 896 897 898 899 900 901 902 903 904 905 906
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
907 908
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

934 935 936 937
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
L
Lucas De Marchi 已提交
938
 * parser). So only support physical addresses up to page granuality for now.
939 940 941 942 943
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;
944
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
945
		return 0;
946
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
947 948 949 950
		return 0;
	return 1;
}

951 952 953 954
static void mce_clear_state(unsigned long *toclear)
{
	int i;

955
	for (i = 0; i < mca_cfg.banks; i++) {
956
		if (test_bit(i, toclear))
957
			mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
958 959 960
	}
}

961 962 963 964 965 966 967
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
968 969 970 971
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
972
 */
I
Ingo Molnar 已提交
973
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
974
{
975
	struct mca_config *cfg = &mca_cfg;
976
	struct mce m, *final;
L
Linus Torvalds 已提交
977
	int i;
978 979 980 981 982 983
	int worst = 0;
	int severity;
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
H
Hidetoshi Seto 已提交
984
	int order;
985 986
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
987
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
988 989 990 991 992 993 994
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
995
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
996
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
997
	char *msg = "Unknown";
998 999
	u64 recover_paddr = ~0ull;
	int flags = MF_ACTION_REQUIRED;
A
Ashok Raj 已提交
1000
	int lmce = 0;
L
Linus Torvalds 已提交
1001

1002
	ist_enter(regs);
1003

1004
	this_cpu_inc(mce_exception_count);
1005

1006
	if (!cfg->banks)
1007
		goto out;
L
Linus Torvalds 已提交
1008

1009
	mce_gather_info(&m, regs);
1010

1011
	final = this_cpu_ptr(&mces_seen);
1012 1013
	*final = m;

1014
	memset(valid_banks, 0, sizeof(valid_banks));
1015
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1016

L
Linus Torvalds 已提交
1017 1018
	barrier();

A
Andi Kleen 已提交
1019
	/*
1020 1021 1022
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1023 1024 1025 1026
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1027
	/*
A
Ashok Raj 已提交
1028
	 * Check if this MCE is signaled to only this logical processor
1029
	 */
A
Ashok Raj 已提交
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041
	if (m.mcgstatus & MCG_STATUS_LMCES)
		lmce = 1;
	else {
		/*
		 * Go through all the banks in exclusion of the other CPUs.
		 * This way we don't report duplicated events on shared banks
		 * because the first one to see it will clear it.
		 * If this is a Local MCE, then no need to perform rendezvous.
		 */
		order = mce_start(&no_way_out);
	}

1042
	for (i = 0; i < cfg->banks; i++) {
1043
		__clear_bit(i, toclear);
1044 1045
		if (!test_bit(i, valid_banks))
			continue;
1046
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1047
			continue;
1048 1049

		m.misc = 0;
L
Linus Torvalds 已提交
1050 1051 1052
		m.addr = 0;
		m.bank = i;

1053
		m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
L
Linus Torvalds 已提交
1054 1055 1056
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1057
		/*
A
Andi Kleen 已提交
1058 1059
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1060
		 */
1061
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1062
			!no_way_out)
1063 1064 1065 1066 1067
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1068
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1069

1070
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1071

A
Andi Kleen 已提交
1072
		/*
1073 1074
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1075
		 */
1076 1077
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1078 1079 1080
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1081 1082 1083 1084 1085
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1086 1087
		}

1088
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1089

1090 1091 1092
		/* assuming valid severity level != 0 */
		m.severity = severity;
		m.usable_addr = mce_usable_address(&m);
1093

1094
		mce_log(&m);
L
Linus Torvalds 已提交
1095

1096 1097 1098
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1099 1100 1101
		}
	}

1102 1103 1104
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1105 1106 1107
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1108
	/*
1109 1110
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1111
	 */
A
Ashok Raj 已提交
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
		 * Local MCE skipped calling mce_reign()
		 * If we found a fatal error, we need to panic here.
		 */
		 if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
			mce_panic("Machine check from unknown source",
				NULL, NULL);
	}
1124 1125

	/*
1126 1127 1128 1129
	 * At insane "tolerant" levels we take no action. Otherwise
	 * we only die if we have no other choice. For less serious
	 * issues we try to recover, or limit damage to the current
	 * process.
1130
	 */
1131
	if (cfg->tolerant < 3) {
1132 1133 1134
		if (no_way_out)
			mce_panic("Fatal machine check on current CPU", &m, msg);
		if (worst == MCE_AR_SEVERITY) {
1135 1136 1137
			recover_paddr = m.addr;
			if (!(m.mcgstatus & MCG_STATUS_RIPV))
				flags |= MF_MUST_KILL;
1138 1139 1140 1141
		} else if (kill_it) {
			force_sig(SIGBUS, current);
		}
	}
1142

1143 1144
	if (worst > 0)
		mce_report_event(regs);
1145
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1146
out:
1147
	sync_core();
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167

	if (recover_paddr == ~0ull)
		goto done;

	pr_err("Uncorrected hardware memory error in user-access at %llx",
		 recover_paddr);
	/*
	 * We must call memory_failure() here even if the current process is
	 * doomed. We still need to mark the page as poisoned and alert any
	 * other users of the page.
	 */
	ist_begin_non_atomic(regs);
	local_irq_enable();
	if (memory_failure(recover_paddr >> PAGE_SHIFT, MCE_VECTOR, flags) < 0) {
		pr_err("Memory error not recovered");
		force_sig(SIGBUS, current);
	}
	local_irq_disable();
	ist_end_non_atomic();
done:
1168
	ist_exit(regs);
L
Linus Torvalds 已提交
1169
}
1170
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1171

1172 1173
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1174
{
1175 1176
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1177 1178 1179
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1180 1181

	return 0;
1182
}
1183
#endif
1184

1185 1186 1187
/*
 * Action optional processing happens here (picking up
 * from the list of faulting pages that do_machine_check()
1188
 * placed into the genpool).
1189
 */
1190 1191
static void mce_process_work(struct work_struct *dummy)
{
1192
	mce_gen_pool_process();
1193 1194
}

1195 1196 1197
#ifdef CONFIG_X86_MCE_INTEL
/***
 * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
S
Simon Arlott 已提交
1198
 * @cpu: The CPU on which the event occurred.
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
 * @status: Event status information
 *
 * This function should be called by the thermal interrupt after the
 * event has been processed and the decision was made to log the event
 * further.
 *
 * The status parameter will be saved to the 'status' field of 'struct mce'
 * and historically has been the register value of the
 * MSR_IA32_THERMAL_STATUS (Intel) msr.
 */
1209
void mce_log_therm_throt_event(__u64 status)
1210 1211 1212
{
	struct mce m;

1213
	mce_setup(&m);
1214 1215 1216 1217 1218 1219
	m.bank = MCE_THERMAL_BANK;
	m.status = status;
	mce_log(&m);
}
#endif /* CONFIG_X86_MCE_INTEL */

L
Linus Torvalds 已提交
1220
/*
1221 1222 1223
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1224
 */
1225
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1226

T
Thomas Gleixner 已提交
1227
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1228
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1229

C
Chen Gong 已提交
1230 1231 1232 1233 1234
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1235
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1236

1237
static void __restart_timer(struct timer_list *t, unsigned long interval)
1238
{
1239 1240
	unsigned long when = jiffies + interval;
	unsigned long flags;
1241

1242
	local_irq_save(flags);
1243

1244 1245 1246 1247 1248 1249 1250 1251 1252
	if (timer_pending(t)) {
		if (time_before(when, t->expires))
			mod_timer_pinned(t, when);
	} else {
		t->expires = round_jiffies(when);
		add_timer_on(t, smp_processor_id());
	}

	local_irq_restore(flags);
1253 1254
}

T
Thomas Gleixner 已提交
1255
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1256
{
1257
	struct timer_list *t = this_cpu_ptr(&mce_timer);
1258
	int cpu = smp_processor_id();
T
Thomas Gleixner 已提交
1259
	unsigned long iv;
1260

1261 1262 1263
	WARN_ON(cpu != data);

	iv = __this_cpu_read(mce_next_interval);
1264

1265
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1266 1267 1268 1269 1270 1271
		machine_check_poll(MCP_TIMESTAMP, this_cpu_ptr(&mce_poll_banks));

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1272
	}
L
Linus Torvalds 已提交
1273 1274

	/*
1275 1276
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1277
	 */
1278
	if (mce_notify_irq())
1279
		iv = max(iv / 2, (unsigned long) HZ/100);
1280
	else
T
Thomas Gleixner 已提交
1281
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1282 1283

done:
T
Thomas Gleixner 已提交
1284
	__this_cpu_write(mce_next_interval, iv);
1285
	__restart_timer(t, iv);
C
Chen Gong 已提交
1286
}
1287

C
Chen Gong 已提交
1288 1289 1290 1291 1292
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1293
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1294 1295
	unsigned long iv = __this_cpu_read(mce_next_interval);

1296 1297
	__restart_timer(t, interval);

C
Chen Gong 已提交
1298 1299
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1300 1301
}

1302 1303 1304 1305 1306 1307 1308 1309 1310
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1311 1312
static void mce_do_trigger(struct work_struct *work)
{
1313
	call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1314 1315 1316 1317
}

static DECLARE_WORK(mce_trigger_work, mce_do_trigger);

1318
/*
1319 1320 1321
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1322
 */
1323
int mce_notify_irq(void)
1324
{
1325 1326 1327
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1328
	if (test_and_clear_bit(0, &mce_need_notify)) {
1329 1330
		/* wake processes polling /dev/mcelog */
		wake_up_interruptible(&mce_chrdev_wait);
1331

1332
		if (mce_helper[0])
1333
			schedule_work(&mce_trigger_work);
1334

1335
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1336
			pr_info(HW_ERR "Machine check events logged\n");
1337 1338

		return 1;
L
Linus Torvalds 已提交
1339
	}
1340 1341
	return 0;
}
1342
EXPORT_SYMBOL_GPL(mce_notify_irq);
1343

1344
static int __mcheck_cpu_mce_banks_init(void)
1345 1346
{
	int i;
1347
	u8 num_banks = mca_cfg.banks;
1348

1349
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1350 1351
	if (!mce_banks)
		return -ENOMEM;
1352 1353

	for (i = 0; i < num_banks; i++) {
1354
		struct mce_bank *b = &mce_banks[i];
1355

1356 1357 1358 1359 1360 1361
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1362
/*
L
Linus Torvalds 已提交
1363 1364
 * Initialize Machine Checks for a CPU.
 */
1365
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1366
{
1367
	unsigned b;
I
Ingo Molnar 已提交
1368
	u64 cap;
L
Linus Torvalds 已提交
1369 1370

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1371 1372

	b = cap & MCG_BANKCNT_MASK;
1373
	if (!mca_cfg.banks)
1374
		pr_info("CPU supports %d MCE banks\n", b);
1375

1376
	if (b > MAX_NR_BANKS) {
1377
		pr_warn("Using only %u machine check banks out of %u\n",
1378 1379 1380 1381 1382
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1383 1384 1385
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1386
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1387
		int err = __mcheck_cpu_mce_banks_init();
1388

1389 1390
		if (err)
			return err;
L
Linus Torvalds 已提交
1391
	}
1392

1393
	/* Use accurate RIP reporting if available. */
1394
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1395
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1396

A
Andi Kleen 已提交
1397
	if (cap & MCG_SER_P)
1398
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1399

1400 1401 1402
	return 0;
}

1403
static void __mcheck_cpu_init_generic(void)
1404
{
1405
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1406
	mce_banks_t all_banks;
1407 1408 1409
	u64 cap;
	int i;

1410 1411 1412
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1413 1414 1415
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1416
	bitmap_fill(all_banks, MAX_NR_BANKS);
1417
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1418

A
Andy Lutomirski 已提交
1419
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1420

1421
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1422 1423 1424
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);

1425
	for (i = 0; i < mca_cfg.banks; i++) {
1426
		struct mce_bank *b = &mce_banks[i];
1427

1428
		if (!b->init)
1429
			continue;
1430 1431
		wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
		wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
1432
	}
L
Linus Torvalds 已提交
1433 1434
}

1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1463
/* Add per CPU specific workarounds here */
1464
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1465
{
1466 1467
	struct mca_config *cfg = &mca_cfg;

1468
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1469
		pr_info("unknown CPU type - not enabling MCE support\n");
1470 1471 1472
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1473
	/* This should be disabled by the BIOS, but isn't always */
1474
	if (c->x86_vendor == X86_VENDOR_AMD) {
1475
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1476 1477 1478 1479 1480
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1481
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1482
		}
1483
		if (c->x86 <= 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1484 1485 1486 1487
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1488
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1489
		}
1490 1491 1492 1493
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1494
		if (c->x86 == 6 && cfg->banks > 0)
1495
			mce_banks[0].ctl = 0;
1496

1497 1498 1499 1500 1501 1502 1503
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1514 1515
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1516
			};
1517

1518
			rdmsrl(MSR_K7_HWCR, hwcr);
1519

1520 1521
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1522

1523 1524
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1525

1526 1527 1528
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1529

1530 1531 1532 1533
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1534
	}
1535

1536 1537 1538 1539 1540 1541 1542 1543 1544 1545
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1546
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1547
			mce_banks[0].init = 0;
1548 1549 1550 1551 1552 1553

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1554 1555
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1556

1557 1558 1559 1560
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1561 1562
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1563 1564 1565

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1566
	}
1567 1568 1569
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1570
		cfg->panic_timeout = 30;
1571 1572

	return 0;
1573
}
L
Linus Torvalds 已提交
1574

1575
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1576 1577
{
	if (c->x86 != 5)
1578 1579
		return 0;

1580 1581
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1582
		intel_p5_mcheck_init(c);
1583
		return 1;
1584 1585 1586
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1587
		return 1;
1588
		break;
1589 1590
	default:
		return 0;
1591
	}
1592 1593

	return 0;
1594 1595
}

1596
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1597 1598 1599 1600
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
1601
		mce_adjust_timer = cmci_intel_adjust_timer;
L
Linus Torvalds 已提交
1602
		break;
1603 1604 1605 1606

	case X86_VENDOR_AMD: {
		u32 ebx = cpuid_ebx(0x80000007);

1607
		mce_amd_feature_init(c);
1608 1609
		mce_flags.overflow_recov = !!(ebx & BIT(0));
		mce_flags.succor	 = !!(ebx & BIT(1));
1610 1611
		mce_flags.smca		 = !!(ebx & BIT(3));

1612
		break;
1613 1614
		}

L
Linus Torvalds 已提交
1615 1616 1617 1618 1619
	default:
		break;
	}
}

1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

T
Thomas Gleixner 已提交
1631
static void mce_start_timer(unsigned int cpu, struct timer_list *t)
1632
{
1633
	unsigned long iv = check_interval * HZ;
1634

1635
	if (mca_cfg.ignore_ce || !iv)
1636 1637
		return;

1638 1639
	per_cpu(mce_next_interval, cpu) = iv;

T
Thomas Gleixner 已提交
1640
	t->expires = round_jiffies(jiffies + iv);
1641
	add_timer_on(t, cpu);
1642 1643
}

T
Thomas Gleixner 已提交
1644 1645
static void __mcheck_cpu_init_timer(void)
{
1646
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1647 1648 1649 1650 1651 1652
	unsigned int cpu = smp_processor_id();

	setup_timer(t, mce_timer_fn, cpu);
	mce_start_timer(cpu, t);
}

A
Andi Kleen 已提交
1653 1654 1655
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1656
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1657 1658 1659 1660 1661 1662 1663
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1664
/*
L
Linus Torvalds 已提交
1665
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1666
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1667
 */
1668
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1669
{
1670
	if (mca_cfg.disabled)
1671 1672
		return;

1673 1674
	if (__mcheck_cpu_ancient_init(c))
		return;
1675

1676
	if (!mce_available(c))
L
Linus Torvalds 已提交
1677 1678
		return;

1679
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1680
		mca_cfg.disabled = true;
1681 1682 1683
		return;
	}

1684 1685 1686 1687 1688 1689
	if (mce_gen_pool_init()) {
		mca_cfg.disabled = true;
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1690 1691
	machine_check_vector = do_machine_check;

1692 1693 1694
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
	__mcheck_cpu_init_timer();
L
Linus Torvalds 已提交
1695 1696
}

1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1714 1715 1716
}

/*
1717
 * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
L
Linus Torvalds 已提交
1718 1719
 */

1720 1721 1722
static DEFINE_SPINLOCK(mce_chrdev_state_lock);
static int mce_chrdev_open_count;	/* #times opened */
static int mce_chrdev_open_exclu;	/* already open exclusive? */
T
Tim Hockin 已提交
1723

1724
static int mce_chrdev_open(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1725
{
1726
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1727

1728 1729 1730
	if (mce_chrdev_open_exclu ||
	    (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
		spin_unlock(&mce_chrdev_state_lock);
I
Ingo Molnar 已提交
1731

T
Tim Hockin 已提交
1732 1733 1734 1735
		return -EBUSY;
	}

	if (file->f_flags & O_EXCL)
1736 1737
		mce_chrdev_open_exclu = 1;
	mce_chrdev_open_count++;
T
Tim Hockin 已提交
1738

1739
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1740

1741
	return nonseekable_open(inode, file);
T
Tim Hockin 已提交
1742 1743
}

1744
static int mce_chrdev_release(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1745
{
1746
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1747

1748 1749
	mce_chrdev_open_count--;
	mce_chrdev_open_exclu = 0;
T
Tim Hockin 已提交
1750

1751
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1752 1753 1754 1755

	return 0;
}

1756 1757
static void collect_tscs(void *data)
{
L
Linus Torvalds 已提交
1758
	unsigned long *cpu_tsc = (unsigned long *)data;
1759

1760
	cpu_tsc[smp_processor_id()] = rdtsc();
1761
}
L
Linus Torvalds 已提交
1762

1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
static int mce_apei_read_done;

/* Collect MCE record of previous boot in persistent storage via APEI ERST. */
static int __mce_read_apei(char __user **ubuf, size_t usize)
{
	int rc;
	u64 record_id;
	struct mce m;

	if (usize < sizeof(struct mce))
		return -EINVAL;

	rc = apei_read_mce(&m, &record_id);
	/* Error or no more MCE record */
	if (rc <= 0) {
		mce_apei_read_done = 1;
1779 1780 1781 1782 1783 1784
		/*
		 * When ERST is disabled, mce_chrdev_read() should return
		 * "no record" instead of "no device."
		 */
		if (rc == -ENODEV)
			return 0;
1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
		return rc;
	}
	rc = -EFAULT;
	if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
		return rc;
	/*
	 * In fact, we should have cleared the record after that has
	 * been flushed to the disk or sent to network in
	 * /sbin/mcelog, but we have no interface to support that now,
	 * so just clear it to avoid duplication.
	 */
	rc = apei_clear_mce(record_id);
	if (rc) {
		mce_apei_read_done = 1;
		return rc;
	}
	*ubuf += sizeof(struct mce);

	return 0;
}

1806 1807
static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
				size_t usize, loff_t *off)
L
Linus Torvalds 已提交
1808
{
I
Ingo Molnar 已提交
1809
	char __user *buf = ubuf;
1810
	unsigned long *cpu_tsc;
1811
	unsigned prev, next;
L
Linus Torvalds 已提交
1812 1813
	int i, err;

1814
	cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1815 1816 1817
	if (!cpu_tsc)
		return -ENOMEM;

1818
	mutex_lock(&mce_chrdev_read_mutex);
1819 1820 1821 1822 1823 1824 1825

	if (!mce_apei_read_done) {
		err = __mce_read_apei(&buf, usize);
		if (err || buf != ubuf)
			goto out;
	}

1826
	next = mce_log_get_idx_check(mcelog.next);
L
Linus Torvalds 已提交
1827 1828

	/* Only supports full reads right now */
1829 1830 1831
	err = -EINVAL;
	if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
		goto out;
L
Linus Torvalds 已提交
1832 1833

	err = 0;
1834 1835 1836 1837
	prev = 0;
	do {
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
H
Hidetoshi Seto 已提交
1838
			struct mce *m = &mcelog.entry[i];
1839

H
Hidetoshi Seto 已提交
1840
			while (!m->finished) {
1841
				if (time_after_eq(jiffies, start + 2)) {
H
Hidetoshi Seto 已提交
1842
					memset(m, 0, sizeof(*m));
1843 1844 1845
					goto timeout;
				}
				cpu_relax();
1846
			}
1847
			smp_rmb();
H
Hidetoshi Seto 已提交
1848 1849
			err |= copy_to_user(buf, m, sizeof(*m));
			buf += sizeof(*m);
1850 1851
timeout:
			;
1852
		}
L
Linus Torvalds 已提交
1853

1854 1855 1856 1857 1858
		memset(mcelog.entry + prev, 0,
		       (next - prev) * sizeof(struct mce));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
L
Linus Torvalds 已提交
1859

1860
	synchronize_sched();
L
Linus Torvalds 已提交
1861

1862 1863 1864 1865
	/*
	 * Collect entries that were still getting written before the
	 * synchronize.
	 */
1866
	on_each_cpu(collect_tscs, cpu_tsc, 1);
I
Ingo Molnar 已提交
1867

1868
	for (i = next; i < MCE_LOG_LEN; i++) {
H
Hidetoshi Seto 已提交
1869 1870 1871 1872
		struct mce *m = &mcelog.entry[i];

		if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
			err |= copy_to_user(buf, m, sizeof(*m));
L
Linus Torvalds 已提交
1873
			smp_rmb();
H
Hidetoshi Seto 已提交
1874 1875
			buf += sizeof(*m);
			memset(m, 0, sizeof(*m));
L
Linus Torvalds 已提交
1876
		}
1877
	}
1878 1879 1880 1881 1882

	if (err)
		err = -EFAULT;

out:
1883
	mutex_unlock(&mce_chrdev_read_mutex);
1884
	kfree(cpu_tsc);
I
Ingo Molnar 已提交
1885

1886
	return err ? err : buf - ubuf;
L
Linus Torvalds 已提交
1887 1888
}

1889
static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
1890
{
1891
	poll_wait(file, &mce_chrdev_wait, wait);
1892
	if (READ_ONCE(mcelog.next))
1893
		return POLLIN | POLLRDNORM;
1894 1895
	if (!mce_apei_read_done && apei_check_mce())
		return POLLIN | POLLRDNORM;
1896 1897 1898
	return 0;
}

1899 1900
static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
				unsigned long arg)
L
Linus Torvalds 已提交
1901 1902
{
	int __user *p = (int __user *)arg;
1903

L
Linus Torvalds 已提交
1904
	if (!capable(CAP_SYS_ADMIN))
1905
		return -EPERM;
I
Ingo Molnar 已提交
1906

L
Linus Torvalds 已提交
1907
	switch (cmd) {
1908
	case MCE_GET_RECORD_LEN:
L
Linus Torvalds 已提交
1909 1910
		return put_user(sizeof(struct mce), p);
	case MCE_GET_LOG_LEN:
1911
		return put_user(MCE_LOG_LEN, p);
L
Linus Torvalds 已提交
1912 1913
	case MCE_GETCLEAR_FLAGS: {
		unsigned flags;
1914 1915

		do {
L
Linus Torvalds 已提交
1916
			flags = mcelog.flags;
1917
		} while (cmpxchg(&mcelog.flags, flags, 0) != flags);
I
Ingo Molnar 已提交
1918

1919
		return put_user(flags, p);
L
Linus Torvalds 已提交
1920 1921
	}
	default:
1922 1923
		return -ENOTTY;
	}
L
Linus Torvalds 已提交
1924 1925
}

1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936
static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
			    size_t usize, loff_t *off);

void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
			     const char __user *ubuf,
			     size_t usize, loff_t *off))
{
	mce_write = fn;
}
EXPORT_SYMBOL_GPL(register_mce_write_callback);

1937 1938
static ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
				size_t usize, loff_t *off)
1939 1940 1941 1942 1943 1944 1945 1946
{
	if (mce_write)
		return mce_write(filp, ubuf, usize, off);
	else
		return -EINVAL;
}

static const struct file_operations mce_chrdev_ops = {
1947 1948 1949
	.open			= mce_chrdev_open,
	.release		= mce_chrdev_release,
	.read			= mce_chrdev_read,
1950
	.write			= mce_chrdev_write,
1951 1952 1953
	.poll			= mce_chrdev_poll,
	.unlocked_ioctl		= mce_chrdev_ioctl,
	.llseek			= no_llseek,
L
Linus Torvalds 已提交
1954 1955
};

1956
static struct miscdevice mce_chrdev_device = {
L
Linus Torvalds 已提交
1957 1958 1959 1960 1961
	MISC_MCELOG_MINOR,
	"mcelog",
	&mce_chrdev_ops,
};

1962 1963 1964
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
1965
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
1981
/*
1982 1983
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
1984
 * mce=no_lmce Disables LMCE
1985 1986
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1987 1988 1989
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
1990 1991
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
1992
 * mce=bios_cmci_threshold Don't program the CMCI threshold
H
Hidetoshi Seto 已提交
1993
 */
L
Linus Torvalds 已提交
1994 1995
static int __init mcheck_enable(char *str)
{
1996 1997
	struct mca_config *cfg = &mca_cfg;

1998
	if (*str == 0) {
1999
		enable_p5_mce();
2000 2001
		return 1;
	}
2002 2003
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
2004
	if (!strcmp(str, "off"))
2005
		cfg->disabled = true;
2006
	else if (!strcmp(str, "no_cmci"))
2007
		cfg->cmci_disabled = true;
2008 2009
	else if (!strcmp(str, "no_lmce"))
		cfg->lmce_disabled = true;
2010
	else if (!strcmp(str, "dont_log_ce"))
2011
		cfg->dont_log_ce = true;
2012
	else if (!strcmp(str, "ignore_ce"))
2013
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
2014
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
2015
		cfg->bootlog = (str[0] == 'b');
2016
	else if (!strcmp(str, "bios_cmci_threshold"))
2017
		cfg->bios_cmci_threshold = true;
2018
	else if (isdigit(str[0])) {
2019
		if (get_option(&str, &cfg->tolerant) == 2)
2020
			get_option(&str, &(cfg->monarch_timeout));
2021
	} else {
2022
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
2023 2024
		return 0;
	}
2025
	return 1;
L
Linus Torvalds 已提交
2026
}
2027
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
2028

2029
int __init mcheck_init(void)
2030
{
2031
	mcheck_intel_therm_init();
2032
	mce_register_decode_chain(&mce_srao_nb);
2033
	mcheck_vendor_init_severity();
2034

2035 2036 2037
	INIT_WORK(&mce_work, mce_process_work);
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

2038 2039 2040
	return 0;
}

2041
/*
2042
 * mce_syscore: PM support
2043
 */
L
Linus Torvalds 已提交
2044

2045 2046 2047 2048
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
2049
static void mce_disable_error_reporting(void)
2050 2051 2052
{
	int i;

2053
	for (i = 0; i < mca_cfg.banks; i++) {
2054
		struct mce_bank *b = &mce_banks[i];
2055

2056
		if (b->init)
2057
			wrmsrl(MSR_IA32_MCx_CTL(i), 0);
2058
	}
2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
	 * Don't clear on Intel CPUs. Some of these MSRs are socket-wide.
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		return;

	mce_disable_error_reporting();
2074 2075
}

2076
static int mce_syscore_suspend(void)
2077
{
2078 2079
	vendor_disable_error_reporting();
	return 0;
2080 2081
}

2082
static void mce_syscore_shutdown(void)
2083
{
2084
	vendor_disable_error_reporting();
2085 2086
}

I
Ingo Molnar 已提交
2087 2088 2089 2090 2091
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2092
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2093
{
2094
	__mcheck_cpu_init_generic();
2095
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
L
Linus Torvalds 已提交
2096 2097
}

2098
static struct syscore_ops mce_syscore_ops = {
2099 2100 2101
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2102 2103
};

2104
/*
2105
 * mce_device: Sysfs support
2106 2107
 */

2108 2109
static void mce_cpu_restart(void *data)
{
2110
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2111
		return;
2112 2113
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_timer();
2114 2115
}

L
Linus Torvalds 已提交
2116
/* Reinit MCEs after user configuration changes */
2117 2118
static void mce_restart(void)
{
2119
	mce_timer_delete_all();
2120
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2121 2122
}

2123
/* Toggle features for corrected errors */
2124
static void mce_disable_cmci(void *data)
2125
{
2126
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2127 2128 2129 2130 2131 2132
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2133
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2134 2135 2136 2137
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2138
		__mcheck_cpu_init_timer();
2139 2140
}

2141
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2142
	.name		= "machinecheck",
2143
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2144 2145
};

2146
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2147 2148

void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
L
Linus Torvalds 已提交
2149

2150
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2151 2152 2153
{
	return container_of(attr, struct mce_bank, attr);
}
2154

2155
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2156 2157
			 char *buf)
{
2158
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2159 2160
}

2161
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2162
			const char *buf, size_t size)
2163
{
H
Hidetoshi Seto 已提交
2164
	u64 new;
I
Ingo Molnar 已提交
2165

2166
	if (kstrtou64(buf, 0, &new) < 0)
2167
		return -EINVAL;
I
Ingo Molnar 已提交
2168

2169
	attr_to_bank(attr)->ctl = new;
2170
	mce_restart();
I
Ingo Molnar 已提交
2171

H
Hidetoshi Seto 已提交
2172
	return size;
2173
}
2174

I
Ingo Molnar 已提交
2175
static ssize_t
2176
show_trigger(struct device *s, struct device_attribute *attr, char *buf)
2177
{
2178
	strcpy(buf, mce_helper);
2179
	strcat(buf, "\n");
2180
	return strlen(mce_helper) + 1;
2181 2182
}

2183
static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
I
Ingo Molnar 已提交
2184
				const char *buf, size_t siz)
2185 2186
{
	char *p;
I
Ingo Molnar 已提交
2187

2188 2189 2190
	strncpy(mce_helper, buf, sizeof(mce_helper));
	mce_helper[sizeof(mce_helper)-1] = 0;
	p = strchr(mce_helper, '\n');
I
Ingo Molnar 已提交
2191

2192
	if (p)
I
Ingo Molnar 已提交
2193 2194
		*p = 0;

2195
	return strlen(mce_helper) + !!p;
2196 2197
}

2198 2199
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2200 2201 2202 2203
			     const char *buf, size_t size)
{
	u64 new;

2204
	if (kstrtou64(buf, 0, &new) < 0)
2205 2206
		return -EINVAL;

2207
	if (mca_cfg.ignore_ce ^ !!new) {
2208 2209
		if (new) {
			/* disable ce features */
2210 2211
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2212
			mca_cfg.ignore_ce = true;
2213 2214
		} else {
			/* enable ce features */
2215
			mca_cfg.ignore_ce = false;
2216 2217 2218 2219 2220 2221
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2222 2223
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2224 2225 2226 2227
				 const char *buf, size_t size)
{
	u64 new;

2228
	if (kstrtou64(buf, 0, &new) < 0)
2229 2230
		return -EINVAL;

2231
	if (mca_cfg.cmci_disabled ^ !!new) {
2232 2233
		if (new) {
			/* disable cmci */
2234
			on_each_cpu(mce_disable_cmci, NULL, 1);
2235
			mca_cfg.cmci_disabled = true;
2236 2237
		} else {
			/* enable cmci */
2238
			mca_cfg.cmci_disabled = false;
2239 2240 2241 2242 2243 2244
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2245 2246
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2247 2248
				      const char *buf, size_t size)
{
2249
	ssize_t ret = device_store_int(s, attr, buf, size);
2250 2251 2252 2253
	mce_restart();
	return ret;
}

2254
static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
2255
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2256
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2257
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2258

2259 2260
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2261 2262
	&check_interval
};
I
Ingo Molnar 已提交
2263

2264
static struct dev_ext_attribute dev_attr_ignore_ce = {
2265 2266
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2267 2268
};

2269
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2270 2271
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2272 2273
};

2274 2275 2276 2277 2278 2279 2280 2281
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
	&dev_attr_trigger,
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2282 2283
	NULL
};
L
Linus Torvalds 已提交
2284

2285
static cpumask_var_t mce_device_initialized;
2286

2287 2288 2289 2290 2291
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2292
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2293
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2294
{
2295
	struct device *dev;
L
Linus Torvalds 已提交
2296
	int err;
2297
	int i, j;
2298

A
Andreas Herrmann 已提交
2299
	if (!mce_available(&boot_cpu_data))
2300 2301
		return -EIO;

2302 2303 2304
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2305 2306
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2307
	dev->release = &mce_device_release;
2308

2309
	err = device_register(dev);
2310 2311
	if (err) {
		put_device(dev);
2312
		return err;
2313
	}
2314

2315 2316
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2317 2318 2319
		if (err)
			goto error;
	}
2320
	for (j = 0; j < mca_cfg.banks; j++) {
2321
		err = device_create_file(dev, &mce_banks[j].attr);
2322 2323 2324
		if (err)
			goto error2;
	}
2325
	cpumask_set_cpu(cpu, mce_device_initialized);
2326
	per_cpu(mce_device, cpu) = dev;
2327

2328
	return 0;
2329
error2:
2330
	while (--j >= 0)
2331
		device_remove_file(dev, &mce_banks[j].attr);
2332
error:
I
Ingo Molnar 已提交
2333
	while (--i >= 0)
2334
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2335

2336
	device_unregister(dev);
2337

2338 2339 2340
	return err;
}

2341
static void mce_device_remove(unsigned int cpu)
2342
{
2343
	struct device *dev = per_cpu(mce_device, cpu);
2344 2345
	int i;

2346
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2347 2348
		return;

2349 2350
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2351

2352
	for (i = 0; i < mca_cfg.banks; i++)
2353
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2354

2355 2356
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2357
	per_cpu(mce_device, cpu) = NULL;
2358 2359
}

2360
/* Make sure there are no machine checks on offlined CPUs. */
2361
static void mce_disable_cpu(void *h)
2362
{
A
Andi Kleen 已提交
2363
	unsigned long action = *(unsigned long *)h;
2364

2365
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2366
		return;
2367

A
Andi Kleen 已提交
2368 2369
	if (!(action & CPU_TASKS_FROZEN))
		cmci_clear();
2370

2371
	vendor_disable_error_reporting();
2372 2373
}

2374
static void mce_reenable_cpu(void *h)
2375
{
A
Andi Kleen 已提交
2376
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2377
	int i;
2378

2379
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2380
		return;
I
Ingo Molnar 已提交
2381

A
Andi Kleen 已提交
2382 2383
	if (!(action & CPU_TASKS_FROZEN))
		cmci_reenable();
2384
	for (i = 0; i < mca_cfg.banks; i++) {
2385
		struct mce_bank *b = &mce_banks[i];
2386

2387
		if (b->init)
2388
			wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
2389
	}
2390 2391
}

2392
/* Get notified when a cpu comes on/off. Be hotplug friendly. */
2393
static int
I
Ingo Molnar 已提交
2394
mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
2395 2396
{
	unsigned int cpu = (unsigned long)hcpu;
2397
	struct timer_list *t = &per_cpu(mce_timer, cpu);
2398

2399
	switch (action & ~CPU_TASKS_FROZEN) {
2400
	case CPU_ONLINE:
2401
		mce_device_create(cpu);
2402 2403
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2404 2405
		break;
	case CPU_DEAD:
2406 2407
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2408
		mce_device_remove(cpu);
C
Chen Gong 已提交
2409
		mce_intel_hcpu_update(cpu);
B
Borislav Petkov 已提交
2410 2411 2412 2413

		/* intentionally ignoring frozen here */
		if (!(action & CPU_TASKS_FROZEN))
			cmci_rediscover();
2414
		break;
2415
	case CPU_DOWN_PREPARE:
A
Andi Kleen 已提交
2416
		smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
C
Chen Gong 已提交
2417
		del_timer_sync(t);
2418 2419
		break;
	case CPU_DOWN_FAILED:
A
Andi Kleen 已提交
2420
		smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
T
Thomas Gleixner 已提交
2421
		mce_start_timer(cpu, t);
A
Andi Kleen 已提交
2422
		break;
2423 2424
	}

2425
	return NOTIFY_OK;
2426 2427
}

2428
static struct notifier_block mce_cpu_notifier = {
2429 2430 2431
	.notifier_call = mce_cpu_callback,
};

2432
static __init void mce_init_banks(void)
2433 2434 2435
{
	int i;

2436
	for (i = 0; i < mca_cfg.banks; i++) {
2437
		struct mce_bank *b = &mce_banks[i];
2438
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2439

2440
		sysfs_attr_init(&a->attr);
2441 2442
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2443 2444 2445 2446

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2447 2448 2449
	}
}

2450
static __init int mcheck_init_device(void)
2451 2452 2453 2454
{
	int err;
	int i = 0;

2455 2456 2457 2458
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2459

2460 2461 2462 2463
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2464

2465
	mce_init_banks();
2466

2467
	err = subsys_system_register(&mce_subsys, NULL);
2468
	if (err)
2469
		goto err_out_mem;
2470

2471
	cpu_notifier_register_begin();
2472
	for_each_online_cpu(i) {
2473
		err = mce_device_create(i);
2474
		if (err) {
2475 2476 2477 2478 2479 2480
			/*
			 * Register notifier anyway (and do not unreg it) so
			 * that we don't leave undeleted timers, see notifier
			 * callback above.
			 */
			__register_hotcpu_notifier(&mce_cpu_notifier);
2481
			cpu_notifier_register_done();
2482
			goto err_device_create;
2483
		}
2484 2485
	}

2486 2487
	__register_hotcpu_notifier(&mce_cpu_notifier);
	cpu_notifier_register_done();
2488

2489 2490
	register_syscore_ops(&mce_syscore_ops);

2491
	/* register character device /dev/mcelog */
2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515
	err = misc_register(&mce_chrdev_device);
	if (err)
		goto err_register;

	return 0;

err_register:
	unregister_syscore_ops(&mce_syscore_ops);

err_device_create:
	/*
	 * We didn't keep track of which devices were created above, but
	 * even if we had, the set of online cpus might have changed.
	 * Play safe and remove for every possible cpu, since
	 * mce_device_remove() will do the right thing.
	 */
	for_each_possible_cpu(i)
		mce_device_remove(i);

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
	pr_err("Unable to init device /dev/mcelog (rc: %d)\n", err);
I
Ingo Molnar 已提交
2516

L
Linus Torvalds 已提交
2517 2518
	return err;
}
2519
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2520

2521 2522 2523 2524 2525
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2526
	mca_cfg.disabled = true;
2527 2528 2529
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2530

2531 2532
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2533
{
2534
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2535

2536 2537
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2538

2539 2540
	return dmce;
}
I
Ingo Molnar 已提交
2541

2542 2543 2544
static void mce_reset(void)
{
	cpu_missing = 0;
2545
	atomic_set(&mce_fake_panicked, 0);
2546 2547 2548 2549
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2550

2551 2552 2553 2554
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2555 2556
}

2557
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2558
{
2559 2560 2561
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2562 2563
}

2564 2565
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2566

2567
static int __init mcheck_debugfs_init(void)
2568
{
2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2580
}
2581 2582
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2583
#endif
2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597

static int __init mcheck_late_init(void)
{
	mcheck_debugfs_init();

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);