mce.c 61.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
I
Ingo Molnar 已提交
44

45
#include <asm/processor.h>
46
#include <asm/traps.h>
A
Andy Lutomirski 已提交
47
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
48 49
#include <asm/mce.h>
#include <asm/msr.h>
L
Linus Torvalds 已提交
50

51
#include "mce-internal.h"
52

53
static DEFINE_MUTEX(mce_chrdev_read_mutex);
54

55
#define mce_log_get_idx_check(p) \
56
({ \
57 58
	RCU_LOCKDEP_WARN(!rcu_read_lock_sched_held() && \
			 !lockdep_is_held(&mce_chrdev_read_mutex), \
59
			 "suspicious mce_log_get_idx_check() usage"); \
60 61
	smp_load_acquire(&(p)); \
})
62

63 64 65
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

66
#define SPINUNIT		100	/* 100ns */
67

68 69
DEFINE_PER_CPU(unsigned, mce_exception_count);

70
struct mce_bank *mce_banks __read_mostly;
71
struct mce_vendor_flags mce_flags __read_mostly;
72

73
struct mca_config mca_cfg __read_mostly = {
74
	.bootlog  = -1,
75 76 77 78 79 80 81
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
82 83
	.tolerant = 1,
	.monarch_timeout = -1
84 85
};

86 87 88 89
/* User mode helper program triggered by machine check event */
static unsigned long		mce_need_notify;
static char			mce_helper[128];
static char			*mce_helper_argv[2] = { mce_helper, NULL };
L
Linus Torvalds 已提交
90

91 92
static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);

93 94 95
static DEFINE_PER_CPU(struct mce, mces_seen);
static int			cpu_missing;

96 97 98 99
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
100 101 102 103
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

104 105 106 107 108 109 110 111 112
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

113 114
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
115

116 117
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

118 119 120 121
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
122
ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);
123

124 125 126 127
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
128
	m->cpu = m->extcpu = smp_processor_id();
129
	m->tsc = rdtsc();
130 131 132 133 134 135 136
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
137 138
}

139 140 141
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

L
Linus Torvalds 已提交
142 143 144 145 146 147
/*
 * Lockless MCE logging infrastructure.
 * This avoids deadlocks on printk locks without having to break locks. Also
 * separate MCEs from kernel messages to avoid bogus bug reports.
 */

148
static struct mce_log mcelog = {
149 150 151
	.signature	= MCE_LOG_SIGNATURE,
	.len		= MCE_LOG_LEN,
	.recordlen	= sizeof(struct mce),
152
};
L
Linus Torvalds 已提交
153 154 155 156

void mce_log(struct mce *mce)
{
	unsigned next, entry;
I
Ingo Molnar 已提交
157

158 159 160
	/* Emit the trace record: */
	trace_mce_record(mce);

161 162
	if (!mce_gen_pool_add(mce))
		irq_work_queue(&mce_irq_work);
163

L
Linus Torvalds 已提交
164
	mce->finished = 0;
M
Mike Waychison 已提交
165
	wmb();
L
Linus Torvalds 已提交
166
	for (;;) {
167
		entry = mce_log_get_idx_check(mcelog.next);
168
		for (;;) {
169

I
Ingo Molnar 已提交
170 171 172 173 174
			/*
			 * When the buffer fills up discard new entries.
			 * Assume that the earlier errors are the more
			 * interesting ones:
			 */
175
			if (entry >= MCE_LOG_LEN) {
176 177
				set_bit(MCE_OVERFLOW,
					(unsigned long *)&mcelog.flags);
178 179
				return;
			}
I
Ingo Molnar 已提交
180
			/* Old left over entry. Skip: */
181 182 183 184
			if (mcelog.entry[entry].finished) {
				entry++;
				continue;
			}
M
Mike Waychison 已提交
185
			break;
L
Linus Torvalds 已提交
186 187 188 189 190 191 192
		}
		smp_rmb();
		next = entry + 1;
		if (cmpxchg(&mcelog.next, entry, next) == entry)
			break;
	}
	memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
M
Mike Waychison 已提交
193
	wmb();
L
Linus Torvalds 已提交
194
	mcelog.entry[entry].finished = 1;
M
Mike Waychison 已提交
195
	wmb();
L
Linus Torvalds 已提交
196

197
	mce->finished = 1;
198
	set_bit(0, &mce_need_notify);
L
Linus Torvalds 已提交
199 200
}

201
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
202
{
203 204 205
	mutex_lock(&mce_chrdev_read_mutex);
	mce_log(m);
	mutex_unlock(&mce_chrdev_read_mutex);
B
Borislav Petkov 已提交
206
}
207
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
208

209
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
210

211 212
void mce_register_decode_chain(struct notifier_block *nb)
{
213 214 215 216
	/* Ensure SRAO notifier has the highest priority in the decode chain. */
	if (nb != &mce_srao_nb && nb->priority == INT_MAX)
		nb->priority -= 1;

217 218 219 220 221 222 223 224 225 226
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
static inline u32 ctl_reg(int bank)
{
	return MSR_IA32_MCx_CTL(bank);
}

static inline u32 status_reg(int bank)
{
	return MSR_IA32_MCx_STATUS(bank);
}

static inline u32 addr_reg(int bank)
{
	return MSR_IA32_MCx_ADDR(bank);
}

static inline u32 misc_reg(int bank)
{
	return MSR_IA32_MCx_MISC(bank);
}

static inline u32 smca_ctl_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_CTL(bank);
}

static inline u32 smca_status_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_STATUS(bank);
}

static inline u32 smca_addr_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_ADDR(bank);
}

static inline u32 smca_misc_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_MISC(bank);
}

struct mca_msr_regs msr_ops = {
	.ctl	= ctl_reg,
	.status	= status_reg,
	.addr	= addr_reg,
	.misc	= misc_reg
};

H
Hidetoshi Seto 已提交
274
static void print_mce(struct mce *m)
L
Linus Torvalds 已提交
275
{
276 277
	int ret = 0;

H
Huang Ying 已提交
278
	pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n",
279
	       m->extcpu, m->mcgstatus, m->bank, m->status);
280

281
	if (m->ip) {
H
Huang Ying 已提交
282
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
283 284 285
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
				m->cs, m->ip);

L
Linus Torvalds 已提交
286
		if (m->cs == __KERNEL_CS)
287
			print_symbol("{%s}", m->ip);
288
		pr_cont("\n");
L
Linus Torvalds 已提交
289
	}
290

H
Huang Ying 已提交
291
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
292
	if (m->addr)
293
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
294
	if (m->misc)
295
		pr_cont("MISC %llx ", m->misc);
296

297
	pr_cont("\n");
298 299 300 301
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
302
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
303 304
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
305 306 307

	/*
	 * Print out human-readable details about the MCE error,
308
	 * (if the CPU has an implementation for that)
309
	 */
310 311 312 313 314
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
315 316
}

317 318
#define PANIC_TIMEOUT 5 /* 5 seconds */

319
static atomic_t mce_panicked;
320

321
static int fake_panic;
322
static atomic_t mce_fake_panicked;
323

324 325 326 327
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
328

329 330 331 332
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
333
	if (panic_timeout == 0)
334
		panic_timeout = mca_cfg.panic_timeout;
335 336 337
	panic("Panicing machine check CPU died");
}

338
static void mce_panic(const char *msg, struct mce *final, char *exp)
339
{
340
	int i, apei_err = 0;
341

342 343 344 345
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
346
		if (atomic_inc_return(&mce_panicked) > 1)
347 348
			wait_for_panic();
		barrier();
349

350 351 352 353
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
354
		if (atomic_inc_return(&mce_fake_panicked) > 1)
355 356
			return;
	}
357
	/* First print corrected ones that are still unlogged */
L
Linus Torvalds 已提交
358
	for (i = 0; i < MCE_LOG_LEN; i++) {
359
		struct mce *m = &mcelog.entry[i];
H
Hidetoshi Seto 已提交
360 361
		if (!(m->status & MCI_STATUS_VAL))
			continue;
362
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
363
			print_mce(m);
364 365 366
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
367 368 369 370 371
	}
	/* Now print uncorrected but with the final one last */
	for (i = 0; i < MCE_LOG_LEN; i++) {
		struct mce *m = &mcelog.entry[i];
		if (!(m->status & MCI_STATUS_VAL))
L
Linus Torvalds 已提交
372
			continue;
H
Hidetoshi Seto 已提交
373 374
		if (!(m->status & MCI_STATUS_UC))
			continue;
375
		if (!final || memcmp(m, final, sizeof(struct mce))) {
H
Hidetoshi Seto 已提交
376
			print_mce(m);
377 378 379
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
380
	}
381
	if (final) {
H
Hidetoshi Seto 已提交
382
		print_mce(final);
383 384 385
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
386
	if (cpu_missing)
H
Huang Ying 已提交
387
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
388
	if (exp)
H
Huang Ying 已提交
389
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
390 391
	if (!fake_panic) {
		if (panic_timeout == 0)
392
			panic_timeout = mca_cfg.panic_timeout;
393 394
		panic(msg);
	} else
H
Huang Ying 已提交
395
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
396
}
L
Linus Torvalds 已提交
397

398 399 400 401
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
402
	unsigned bank = __this_cpu_read(injectm.bank);
403

404
	if (msr == mca_cfg.rip_msr)
405
		return offsetof(struct mce, ip);
406
	if (msr == msr_ops.status(bank))
407
		return offsetof(struct mce, status);
408
	if (msr == msr_ops.addr(bank))
409
		return offsetof(struct mce, addr);
410
	if (msr == msr_ops.misc(bank))
411 412 413 414 415 416
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

417 418 419 420
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
421

T
Tejun Heo 已提交
422
	if (__this_cpu_read(injectm.finished)) {
423
		int offset = msr_to_offset(msr);
424

425 426
		if (offset < 0)
			return 0;
427
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
428
	}
429 430 431 432 433 434 435 436 437 438 439

	if (rdmsrl_safe(msr, &v)) {
		WARN_ONCE(1, "mce: Unable to read msr %d!\n", msr);
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

440 441 442 443 444
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
445
	if (__this_cpu_read(injectm.finished)) {
446
		int offset = msr_to_offset(msr);
447

448
		if (offset >= 0)
449
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
450 451
		return;
	}
452 453 454
	wrmsrl(msr, v);
}

455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
473 474 475 476 477 478 479 480

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
481 482
		}
		/* Use accurate RIP reporting if available. */
483 484
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
485 486 487
	}
}

A
Andi Kleen 已提交
488
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
489
{
490
	if (mca_cfg.disabled)
491
		return 0;
492
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
493 494
}

495 496
static void mce_schedule_work(void)
{
497
	if (!mce_gen_pool_empty() && keventd_up())
498
		schedule_work(&mce_work);
499 500
}

501
static void mce_irq_work_cb(struct irq_work *entry)
502
{
503
	mce_notify_irq();
504
	mce_schedule_work();
505 506 507 508 509
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
510
		mce_notify_irq();
511 512 513 514 515 516 517
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
518 519 520
		return;
	}

521
	irq_work_queue(&mce_irq_work);
522 523
}

524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
 * parser). So only support physical addresses up to page granuality for now.
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;

	/* Checks after this one are Intel-specific: */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 1;

	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
		return 0;
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
		return 0;
	return 1;
}

546 547 548 549 550 551 552 553 554
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

B
Borislav Petkov 已提交
555
	if (mce_usable_address(mce) && (mce->severity == MCE_AO_SEVERITY)) {
556 557 558 559 560
		pfn = mce->addr >> PAGE_SHIFT;
		memory_failure(pfn, MCE_VECTOR, 0);
	}

	return NOTIFY_OK;
561
}
562 563 564 565
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
	.priority = INT_MAX,
};
566

567 568 569 570 571 572
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
573
		m->misc = mce_rdmsrl(msr_ops.misc(i));
574
	if (m->status & MCI_STATUS_ADDRV) {
575
		m->addr = mce_rdmsrl(msr_ops.addr(i));
576 577 578 579

		/*
		 * Mask the reported address by the reported granularity.
		 */
580
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
581 582 583 584 585 586 587
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
	}
}

588 589 590 591 592
static bool memory_error(struct mce *m)
{
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (c->x86_vendor == X86_VENDOR_AMD) {
593 594 595 596
		/* ErrCodeExt[20:16] */
		u8 xec = (m->status >> 16) & 0x1f;

		return (xec == 0x0 || xec == 0x8);
597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
	} else if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}

619 620
DEFINE_PER_CPU(unsigned, mce_poll_count);

621
/*
622 623 624 625
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
626 627 628 629 630 631 632 633 634
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
635
 */
636
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
637
{
638
	bool error_seen = false;
639
	struct mce m;
640
	int severity;
641 642
	int i;

643
	this_cpu_inc(mce_poll_count);
644

645
	mce_gather_info(&m, NULL);
646

647
	for (i = 0; i < mca_cfg.banks; i++) {
648
		if (!mce_banks[i].ctl || !test_bit(i, *b))
649 650 651 652 653 654 655 656
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;
		m.tsc = 0;

		barrier();
657
		m.status = mce_rdmsrl(msr_ops.status(i));
658 659 660
		if (!(m.status & MCI_STATUS_VAL))
			continue;

661

662
		/*
A
Andi Kleen 已提交
663 664
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
665 666 667
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
668
		if (!(flags & MCP_UC) &&
669
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
670 671
			continue;

672 673
		error_seen = true;

674
		mce_read_aux(&m, i);
675 676 677

		if (!(flags & MCP_TIMESTAMP))
			m.tsc = 0;
678 679 680

		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

B
Borislav Petkov 已提交
681 682
		if (severity == MCE_DEFERRED_SEVERITY && memory_error(&m))
			if (m.status & MCI_STATUS_ADDRV)
683
				m.severity = severity;
684

685 686 687 688
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
689
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
690
			mce_log(&m);
B
Borislav Petkov 已提交
691
		else if (mce_usable_address(&m)) {
692 693 694 695 696 697 698
			/*
			 * Although we skipped logging this, we still want
			 * to take action. Add to the pool so the registered
			 * notifiers will see it.
			 */
			if (!mce_gen_pool_add(&m))
				mce_schedule_work();
699
		}
700 701 702 703

		/*
		 * Clear state for this bank.
		 */
704
		mce_wrmsrl(msr_ops.status(i), 0);
705 706 707 708 709 710
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
711 712

	sync_core();
713

714
	return error_seen;
715
}
716
EXPORT_SYMBOL_GPL(machine_check_poll);
717

718 719 720 721
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
722 723
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
724
{
725
	int i, ret = 0;
726
	char *tmp;
727

728
	for (i = 0; i < mca_cfg.banks; i++) {
729
		m->status = mce_rdmsrl(msr_ops.status(i));
730
		if (m->status & MCI_STATUS_VAL) {
731
			__set_bit(i, validp);
732 733 734
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
735 736 737

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
			*msg = tmp;
738
			ret = 1;
739
		}
740
	}
741
	return ret;
742 743
}

744 745 746 747 748 749 750 751 752 753 754 755 756 757
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
758
static int mce_timed_out(u64 *t, const char *msg)
759 760 761 762 763 764 765 766
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
767
	if (atomic_read(&mce_panicked))
768
		wait_for_panic();
769
	if (!mca_cfg.monarch_timeout)
770 771
		goto out;
	if ((s64)*t < SPINUNIT) {
772
		if (mca_cfg.tolerant <= 1)
773
			mce_panic(msg, NULL, NULL);
774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
795
 * Also this detects the case of a machine check event coming from outer
796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
821 822
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
823
					    &nmsg, true);
824 825 826 827 828 829 830 831 832 833 834 835
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
836
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
837
		mce_panic("Fatal machine check", m, msg);
838 839 840 841 842 843 844 845 846 847 848

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
849
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
850
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
869
static int mce_start(int *no_way_out)
870
{
H
Hidetoshi Seto 已提交
871
	int order;
872
	int cpus = num_online_cpus();
873
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
874

H
Hidetoshi Seto 已提交
875 876
	if (!timeout)
		return -1;
877

H
Hidetoshi Seto 已提交
878
	atomic_add(*no_way_out, &global_nwo);
879
	/*
880 881
	 * Rely on the implied barrier below, such that global_nwo
	 * is updated before mce_callin.
882
	 */
883
	order = atomic_inc_return(&mce_callin);
884 885 886 887 888

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
889 890
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
891
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
892
			return -1;
893 894 895 896
		}
		ndelay(SPINUNIT);
	}

897 898 899 900
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
901

H
Hidetoshi Seto 已提交
902 903 904 905
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
906
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
907 908 909 910 911 912 913 914
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
915 916
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
917 918 919 920 921
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
922 923 924
	}

	/*
H
Hidetoshi Seto 已提交
925
	 * Cache the global no_way_out state.
926
	 */
H
Hidetoshi Seto 已提交
927 928 929
	*no_way_out = atomic_read(&global_nwo);

	return order;
930 931 932 933 934 935 936 937 938
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
939
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
960 961
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
962 963 964 965 966 967 968 969 970 971 972 973
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
974 975
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

static void mce_clear_state(unsigned long *toclear)
{
	int i;

1005
	for (i = 0; i < mca_cfg.banks; i++) {
1006
		if (test_bit(i, toclear))
1007
			mce_wrmsrl(msr_ops.status(i), 0);
1008 1009 1010
	}
}

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
static int do_memory_failure(struct mce *m)
{
	int flags = MF_ACTION_REQUIRED;
	int ret;

	pr_err("Uncorrected hardware memory error in user-access at %llx", m->addr);
	if (!(m->mcgstatus & MCG_STATUS_RIPV))
		flags |= MF_MUST_KILL;
	ret = memory_failure(m->addr >> PAGE_SHIFT, MCE_VECTOR, flags);
	if (ret)
		pr_err("Memory error not recovered");
	return ret;
}

1025 1026 1027 1028 1029 1030 1031
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1032 1033 1034 1035
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1036
 */
I
Ingo Molnar 已提交
1037
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1038
{
1039
	struct mca_config *cfg = &mca_cfg;
1040
	struct mce m, *final;
L
Linus Torvalds 已提交
1041
	int i;
1042 1043 1044 1045 1046 1047
	int worst = 0;
	int severity;
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
H
Hidetoshi Seto 已提交
1048
	int order;
1049 1050
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1051
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1052 1053 1054 1055 1056 1057 1058
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1059
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1060
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1061
	char *msg = "Unknown";
A
Ashok Raj 已提交
1062
	int lmce = 0;
L
Linus Torvalds 已提交
1063

1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
	/* If this CPU is offline, just bail out. */
	if (cpu_is_offline(smp_processor_id())) {
		u64 mcgstatus;

		mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
		if (mcgstatus & MCG_STATUS_RIPV) {
			mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
			return;
		}
	}

1075
	ist_enter(regs);
1076

1077
	this_cpu_inc(mce_exception_count);
1078

1079
	if (!cfg->banks)
1080
		goto out;
L
Linus Torvalds 已提交
1081

1082
	mce_gather_info(&m, regs);
1083

1084
	final = this_cpu_ptr(&mces_seen);
1085 1086
	*final = m;

1087
	memset(valid_banks, 0, sizeof(valid_banks));
1088
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1089

L
Linus Torvalds 已提交
1090 1091
	barrier();

A
Andi Kleen 已提交
1092
	/*
1093 1094 1095
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1096 1097 1098 1099
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1100
	/*
A
Ashok Raj 已提交
1101
	 * Check if this MCE is signaled to only this logical processor
1102
	 */
A
Ashok Raj 已提交
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
	if (m.mcgstatus & MCG_STATUS_LMCES)
		lmce = 1;
	else {
		/*
		 * Go through all the banks in exclusion of the other CPUs.
		 * This way we don't report duplicated events on shared banks
		 * because the first one to see it will clear it.
		 * If this is a Local MCE, then no need to perform rendezvous.
		 */
		order = mce_start(&no_way_out);
	}

1115
	for (i = 0; i < cfg->banks; i++) {
1116
		__clear_bit(i, toclear);
1117 1118
		if (!test_bit(i, valid_banks))
			continue;
1119
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1120
			continue;
1121 1122

		m.misc = 0;
L
Linus Torvalds 已提交
1123 1124 1125
		m.addr = 0;
		m.bank = i;

1126
		m.status = mce_rdmsrl(msr_ops.status(i));
L
Linus Torvalds 已提交
1127 1128 1129
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1130
		/*
A
Andi Kleen 已提交
1131 1132
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1133
		 */
1134
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1135
			!no_way_out)
1136 1137 1138 1139 1140
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1141
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1142

1143
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1144

A
Andi Kleen 已提交
1145
		/*
1146 1147
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1148
		 */
1149 1150
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1151 1152 1153
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1154 1155 1156 1157 1158
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1159 1160
		}

1161
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1162

1163 1164
		/* assuming valid severity level != 0 */
		m.severity = severity;
1165

1166
		mce_log(&m);
L
Linus Torvalds 已提交
1167

1168 1169 1170
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1171 1172 1173
		}
	}

1174 1175 1176
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1177 1178 1179
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1180
	/*
1181 1182
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1183
	 */
A
Ashok Raj 已提交
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
		 * Local MCE skipped calling mce_reign()
		 * If we found a fatal error, we need to panic here.
		 */
		 if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
			mce_panic("Machine check from unknown source",
				NULL, NULL);
	}
1196 1197

	/*
1198 1199
	 * If tolerant is at an insane level we drop requests to kill
	 * processes and continue even when there is no way out.
1200
	 */
1201 1202 1203 1204
	if (cfg->tolerant == 3)
		kill_it = 0;
	else if (no_way_out)
		mce_panic("Fatal machine check on current CPU", &m, msg);
1205

1206 1207
	if (worst > 0)
		mce_report_event(regs);
1208
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1209
out:
1210
	sync_core();
1211

1212 1213
	if (worst != MCE_AR_SEVERITY && !kill_it)
		goto out_ist;
1214

1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
	/* Fault was in user mode and we need to take some action */
	if ((m.cs & 3) == 3) {
		ist_begin_non_atomic(regs);
		local_irq_enable();

		if (kill_it || do_memory_failure(&m))
			force_sig(SIGBUS, current);
		local_irq_disable();
		ist_end_non_atomic();
	} else {
		if (!fixup_exception(regs, X86_TRAP_MC))
			mce_panic("Failed kernel mode recovery", &m, NULL);
1227
	}
1228 1229

out_ist:
1230
	ist_exit(regs);
L
Linus Torvalds 已提交
1231
}
1232
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1233

1234 1235
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1236
{
1237 1238
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1239 1240 1241
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1242 1243

	return 0;
1244
}
1245
#endif
1246

1247 1248 1249
/*
 * Action optional processing happens here (picking up
 * from the list of faulting pages that do_machine_check()
1250
 * placed into the genpool).
1251
 */
1252 1253
static void mce_process_work(struct work_struct *dummy)
{
1254
	mce_gen_pool_process();
1255 1256
}

1257 1258 1259
#ifdef CONFIG_X86_MCE_INTEL
/***
 * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
S
Simon Arlott 已提交
1260
 * @cpu: The CPU on which the event occurred.
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
 * @status: Event status information
 *
 * This function should be called by the thermal interrupt after the
 * event has been processed and the decision was made to log the event
 * further.
 *
 * The status parameter will be saved to the 'status' field of 'struct mce'
 * and historically has been the register value of the
 * MSR_IA32_THERMAL_STATUS (Intel) msr.
 */
1271
void mce_log_therm_throt_event(__u64 status)
1272 1273 1274
{
	struct mce m;

1275
	mce_setup(&m);
1276 1277 1278 1279 1280 1281
	m.bank = MCE_THERMAL_BANK;
	m.status = status;
	mce_log(&m);
}
#endif /* CONFIG_X86_MCE_INTEL */

L
Linus Torvalds 已提交
1282
/*
1283 1284 1285
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1286
 */
1287
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1288

T
Thomas Gleixner 已提交
1289
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1290
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1291

C
Chen Gong 已提交
1292 1293 1294 1295 1296
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1297
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1298

1299
static void __restart_timer(struct timer_list *t, unsigned long interval)
1300
{
1301 1302
	unsigned long when = jiffies + interval;
	unsigned long flags;
1303

1304
	local_irq_save(flags);
1305

1306 1307 1308 1309 1310 1311 1312 1313 1314
	if (timer_pending(t)) {
		if (time_before(when, t->expires))
			mod_timer_pinned(t, when);
	} else {
		t->expires = round_jiffies(when);
		add_timer_on(t, smp_processor_id());
	}

	local_irq_restore(flags);
1315 1316
}

T
Thomas Gleixner 已提交
1317
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1318
{
1319
	struct timer_list *t = this_cpu_ptr(&mce_timer);
1320
	int cpu = smp_processor_id();
T
Thomas Gleixner 已提交
1321
	unsigned long iv;
1322

1323 1324 1325
	WARN_ON(cpu != data);

	iv = __this_cpu_read(mce_next_interval);
1326

1327
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1328 1329 1330 1331 1332 1333
		machine_check_poll(MCP_TIMESTAMP, this_cpu_ptr(&mce_poll_banks));

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1334
	}
L
Linus Torvalds 已提交
1335 1336

	/*
1337 1338
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1339
	 */
1340
	if (mce_notify_irq())
1341
		iv = max(iv / 2, (unsigned long) HZ/100);
1342
	else
T
Thomas Gleixner 已提交
1343
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1344 1345

done:
T
Thomas Gleixner 已提交
1346
	__this_cpu_write(mce_next_interval, iv);
1347
	__restart_timer(t, iv);
C
Chen Gong 已提交
1348
}
1349

C
Chen Gong 已提交
1350 1351 1352 1353 1354
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1355
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1356 1357
	unsigned long iv = __this_cpu_read(mce_next_interval);

1358 1359
	__restart_timer(t, interval);

C
Chen Gong 已提交
1360 1361
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1362 1363
}

1364 1365 1366 1367 1368 1369 1370 1371 1372
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1373 1374
static void mce_do_trigger(struct work_struct *work)
{
1375
	call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1376 1377 1378 1379
}

static DECLARE_WORK(mce_trigger_work, mce_do_trigger);

1380
/*
1381 1382 1383
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1384
 */
1385
int mce_notify_irq(void)
1386
{
1387 1388 1389
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1390
	if (test_and_clear_bit(0, &mce_need_notify)) {
1391 1392
		/* wake processes polling /dev/mcelog */
		wake_up_interruptible(&mce_chrdev_wait);
1393

1394
		if (mce_helper[0])
1395
			schedule_work(&mce_trigger_work);
1396

1397
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1398
			pr_info(HW_ERR "Machine check events logged\n");
1399 1400

		return 1;
L
Linus Torvalds 已提交
1401
	}
1402 1403
	return 0;
}
1404
EXPORT_SYMBOL_GPL(mce_notify_irq);
1405

1406
static int __mcheck_cpu_mce_banks_init(void)
1407 1408
{
	int i;
1409
	u8 num_banks = mca_cfg.banks;
1410

1411
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1412 1413
	if (!mce_banks)
		return -ENOMEM;
1414 1415

	for (i = 0; i < num_banks; i++) {
1416
		struct mce_bank *b = &mce_banks[i];
1417

1418 1419 1420 1421 1422 1423
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1424
/*
L
Linus Torvalds 已提交
1425 1426
 * Initialize Machine Checks for a CPU.
 */
1427
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1428
{
1429
	unsigned b;
I
Ingo Molnar 已提交
1430
	u64 cap;
L
Linus Torvalds 已提交
1431 1432

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1433 1434

	b = cap & MCG_BANKCNT_MASK;
1435
	if (!mca_cfg.banks)
1436
		pr_info("CPU supports %d MCE banks\n", b);
1437

1438
	if (b > MAX_NR_BANKS) {
1439
		pr_warn("Using only %u machine check banks out of %u\n",
1440 1441 1442 1443 1444
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1445 1446 1447
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1448
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1449
		int err = __mcheck_cpu_mce_banks_init();
1450

1451 1452
		if (err)
			return err;
L
Linus Torvalds 已提交
1453
	}
1454

1455
	/* Use accurate RIP reporting if available. */
1456
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1457
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1458

A
Andi Kleen 已提交
1459
	if (cap & MCG_SER_P)
1460
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1461

1462 1463 1464
	return 0;
}

1465
static void __mcheck_cpu_init_generic(void)
1466
{
1467
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1468
	mce_banks_t all_banks;
1469 1470
	u64 cap;

1471 1472 1473
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1474 1475 1476
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1477
	bitmap_fill(all_banks, MAX_NR_BANKS);
1478
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1479

A
Andy Lutomirski 已提交
1480
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1481

1482
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1483 1484
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1485 1486 1487 1488 1489
}

static void __mcheck_cpu_init_clear_banks(void)
{
	int i;
L
Linus Torvalds 已提交
1490

1491
	for (i = 0; i < mca_cfg.banks; i++) {
1492
		struct mce_bank *b = &mce_banks[i];
1493

1494
		if (!b->init)
1495
			continue;
1496 1497
		wrmsrl(msr_ops.ctl(i), b->ctl);
		wrmsrl(msr_ops.status(i), 0);
1498
	}
L
Linus Torvalds 已提交
1499 1500
}

1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1529
/* Add per CPU specific workarounds here */
1530
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1531
{
1532 1533
	struct mca_config *cfg = &mca_cfg;

1534
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1535
		pr_info("unknown CPU type - not enabling MCE support\n");
1536 1537 1538
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1539
	/* This should be disabled by the BIOS, but isn't always */
1540
	if (c->x86_vendor == X86_VENDOR_AMD) {
1541
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1542 1543 1544 1545 1546
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1547
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1548
		}
1549
		if (c->x86 < 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1550 1551 1552 1553
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1554
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1555
		}
1556 1557 1558 1559
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1560
		if (c->x86 == 6 && cfg->banks > 0)
1561
			mce_banks[0].ctl = 0;
1562

1563 1564 1565 1566 1567 1568 1569
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1570 1571 1572 1573 1574 1575 1576 1577 1578 1579
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1580 1581
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1582
			};
1583

1584
			rdmsrl(MSR_K7_HWCR, hwcr);
1585

1586 1587
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1588

1589 1590
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1591

1592 1593 1594
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1595

1596 1597 1598 1599
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1600
	}
1601

1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1612
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1613
			mce_banks[0].init = 0;
1614 1615 1616 1617 1618 1619

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1620 1621
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1622

1623 1624 1625 1626
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1627 1628
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1629 1630 1631

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
		/*
		 * MCG_CAP.MCG_SER_P is necessary but not sufficient to know
		 * whether this processor will actually generate recoverable
		 * machine checks. Check to see if this is an E7 model Xeon.
		 * We can't do a model number check because E5 and E7 use the
		 * same model number. E5 doesn't support recovery, E7 does.
		 */
		if (mca_cfg.recovery || (mca_cfg.ser &&
			!strncmp(c->x86_model_id,
				 "Intel(R) Xeon(R) CPU E7-", 24)))
			set_cpu_cap(c, X86_FEATURE_MCE_RECOVERY);
1643
	}
1644 1645 1646
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1647
		cfg->panic_timeout = 30;
1648 1649

	return 0;
1650
}
L
Linus Torvalds 已提交
1651

1652
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1653 1654
{
	if (c->x86 != 5)
1655 1656
		return 0;

1657 1658
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1659
		intel_p5_mcheck_init(c);
1660
		return 1;
1661 1662 1663
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1664
		return 1;
1665
		break;
1666 1667
	default:
		return 0;
1668
	}
1669 1670

	return 0;
1671 1672
}

1673
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1674 1675 1676 1677
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
1678
		mce_adjust_timer = cmci_intel_adjust_timer;
L
Linus Torvalds 已提交
1679
		break;
1680 1681 1682 1683 1684 1685

	case X86_VENDOR_AMD: {
		u32 ebx = cpuid_ebx(0x80000007);

		mce_flags.overflow_recov = !!(ebx & BIT(0));
		mce_flags.succor	 = !!(ebx & BIT(1));
1686
		mce_flags.smca		 = !!(ebx & BIT(3));
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696

		/*
		 * Install proper ops for Scalable MCA enabled processors
		 */
		if (mce_flags.smca) {
			msr_ops.ctl	= smca_ctl_reg;
			msr_ops.status	= smca_status_reg;
			msr_ops.addr	= smca_addr_reg;
			msr_ops.misc	= smca_misc_reg;
		}
1697
		mce_amd_feature_init(c);
1698

1699
		break;
1700 1701
		}

L
Linus Torvalds 已提交
1702 1703 1704 1705 1706
	default:
		break;
	}
}

1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

T
Thomas Gleixner 已提交
1718
static void mce_start_timer(unsigned int cpu, struct timer_list *t)
1719
{
1720
	unsigned long iv = check_interval * HZ;
1721

1722
	if (mca_cfg.ignore_ce || !iv)
1723 1724
		return;

1725 1726
	per_cpu(mce_next_interval, cpu) = iv;

T
Thomas Gleixner 已提交
1727
	t->expires = round_jiffies(jiffies + iv);
1728
	add_timer_on(t, cpu);
1729 1730
}

T
Thomas Gleixner 已提交
1731 1732
static void __mcheck_cpu_init_timer(void)
{
1733
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1734 1735 1736 1737 1738 1739
	unsigned int cpu = smp_processor_id();

	setup_timer(t, mce_timer_fn, cpu);
	mce_start_timer(cpu, t);
}

A
Andi Kleen 已提交
1740 1741 1742
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1743
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1744 1745 1746 1747 1748 1749 1750
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1751
/*
L
Linus Torvalds 已提交
1752
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1753
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1754
 */
1755
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1756
{
1757
	if (mca_cfg.disabled)
1758 1759
		return;

1760 1761
	if (__mcheck_cpu_ancient_init(c))
		return;
1762

1763
	if (!mce_available(c))
L
Linus Torvalds 已提交
1764 1765
		return;

1766
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1767
		mca_cfg.disabled = true;
1768 1769 1770
		return;
	}

1771 1772 1773 1774 1775 1776
	if (mce_gen_pool_init()) {
		mca_cfg.disabled = true;
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1777 1778
	machine_check_vector = do_machine_check;

1779 1780
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
1781
	__mcheck_cpu_init_clear_banks();
1782
	__mcheck_cpu_init_timer();
L
Linus Torvalds 已提交
1783 1784
}

1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1802 1803 1804
}

/*
1805
 * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
L
Linus Torvalds 已提交
1806 1807
 */

1808 1809 1810
static DEFINE_SPINLOCK(mce_chrdev_state_lock);
static int mce_chrdev_open_count;	/* #times opened */
static int mce_chrdev_open_exclu;	/* already open exclusive? */
T
Tim Hockin 已提交
1811

1812
static int mce_chrdev_open(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1813
{
1814
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1815

1816 1817 1818
	if (mce_chrdev_open_exclu ||
	    (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
		spin_unlock(&mce_chrdev_state_lock);
I
Ingo Molnar 已提交
1819

T
Tim Hockin 已提交
1820 1821 1822 1823
		return -EBUSY;
	}

	if (file->f_flags & O_EXCL)
1824 1825
		mce_chrdev_open_exclu = 1;
	mce_chrdev_open_count++;
T
Tim Hockin 已提交
1826

1827
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1828

1829
	return nonseekable_open(inode, file);
T
Tim Hockin 已提交
1830 1831
}

1832
static int mce_chrdev_release(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1833
{
1834
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1835

1836 1837
	mce_chrdev_open_count--;
	mce_chrdev_open_exclu = 0;
T
Tim Hockin 已提交
1838

1839
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1840 1841 1842 1843

	return 0;
}

1844 1845
static void collect_tscs(void *data)
{
L
Linus Torvalds 已提交
1846
	unsigned long *cpu_tsc = (unsigned long *)data;
1847

1848
	cpu_tsc[smp_processor_id()] = rdtsc();
1849
}
L
Linus Torvalds 已提交
1850

1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
static int mce_apei_read_done;

/* Collect MCE record of previous boot in persistent storage via APEI ERST. */
static int __mce_read_apei(char __user **ubuf, size_t usize)
{
	int rc;
	u64 record_id;
	struct mce m;

	if (usize < sizeof(struct mce))
		return -EINVAL;

	rc = apei_read_mce(&m, &record_id);
	/* Error or no more MCE record */
	if (rc <= 0) {
		mce_apei_read_done = 1;
1867 1868 1869 1870 1871 1872
		/*
		 * When ERST is disabled, mce_chrdev_read() should return
		 * "no record" instead of "no device."
		 */
		if (rc == -ENODEV)
			return 0;
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893
		return rc;
	}
	rc = -EFAULT;
	if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
		return rc;
	/*
	 * In fact, we should have cleared the record after that has
	 * been flushed to the disk or sent to network in
	 * /sbin/mcelog, but we have no interface to support that now,
	 * so just clear it to avoid duplication.
	 */
	rc = apei_clear_mce(record_id);
	if (rc) {
		mce_apei_read_done = 1;
		return rc;
	}
	*ubuf += sizeof(struct mce);

	return 0;
}

1894 1895
static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
				size_t usize, loff_t *off)
L
Linus Torvalds 已提交
1896
{
I
Ingo Molnar 已提交
1897
	char __user *buf = ubuf;
1898
	unsigned long *cpu_tsc;
1899
	unsigned prev, next;
L
Linus Torvalds 已提交
1900 1901
	int i, err;

1902
	cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1903 1904 1905
	if (!cpu_tsc)
		return -ENOMEM;

1906
	mutex_lock(&mce_chrdev_read_mutex);
1907 1908 1909 1910 1911 1912 1913

	if (!mce_apei_read_done) {
		err = __mce_read_apei(&buf, usize);
		if (err || buf != ubuf)
			goto out;
	}

1914
	next = mce_log_get_idx_check(mcelog.next);
L
Linus Torvalds 已提交
1915 1916

	/* Only supports full reads right now */
1917 1918 1919
	err = -EINVAL;
	if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
		goto out;
L
Linus Torvalds 已提交
1920 1921

	err = 0;
1922 1923 1924 1925
	prev = 0;
	do {
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
H
Hidetoshi Seto 已提交
1926
			struct mce *m = &mcelog.entry[i];
1927

H
Hidetoshi Seto 已提交
1928
			while (!m->finished) {
1929
				if (time_after_eq(jiffies, start + 2)) {
H
Hidetoshi Seto 已提交
1930
					memset(m, 0, sizeof(*m));
1931 1932 1933
					goto timeout;
				}
				cpu_relax();
1934
			}
1935
			smp_rmb();
H
Hidetoshi Seto 已提交
1936 1937
			err |= copy_to_user(buf, m, sizeof(*m));
			buf += sizeof(*m);
1938 1939
timeout:
			;
1940
		}
L
Linus Torvalds 已提交
1941

1942 1943 1944 1945 1946
		memset(mcelog.entry + prev, 0,
		       (next - prev) * sizeof(struct mce));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
L
Linus Torvalds 已提交
1947

1948
	synchronize_sched();
L
Linus Torvalds 已提交
1949

1950 1951 1952 1953
	/*
	 * Collect entries that were still getting written before the
	 * synchronize.
	 */
1954
	on_each_cpu(collect_tscs, cpu_tsc, 1);
I
Ingo Molnar 已提交
1955

1956
	for (i = next; i < MCE_LOG_LEN; i++) {
H
Hidetoshi Seto 已提交
1957 1958 1959 1960
		struct mce *m = &mcelog.entry[i];

		if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
			err |= copy_to_user(buf, m, sizeof(*m));
L
Linus Torvalds 已提交
1961
			smp_rmb();
H
Hidetoshi Seto 已提交
1962 1963
			buf += sizeof(*m);
			memset(m, 0, sizeof(*m));
L
Linus Torvalds 已提交
1964
		}
1965
	}
1966 1967 1968 1969 1970

	if (err)
		err = -EFAULT;

out:
1971
	mutex_unlock(&mce_chrdev_read_mutex);
1972
	kfree(cpu_tsc);
I
Ingo Molnar 已提交
1973

1974
	return err ? err : buf - ubuf;
L
Linus Torvalds 已提交
1975 1976
}

1977
static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
1978
{
1979
	poll_wait(file, &mce_chrdev_wait, wait);
1980
	if (READ_ONCE(mcelog.next))
1981
		return POLLIN | POLLRDNORM;
1982 1983
	if (!mce_apei_read_done && apei_check_mce())
		return POLLIN | POLLRDNORM;
1984 1985 1986
	return 0;
}

1987 1988
static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
				unsigned long arg)
L
Linus Torvalds 已提交
1989 1990
{
	int __user *p = (int __user *)arg;
1991

L
Linus Torvalds 已提交
1992
	if (!capable(CAP_SYS_ADMIN))
1993
		return -EPERM;
I
Ingo Molnar 已提交
1994

L
Linus Torvalds 已提交
1995
	switch (cmd) {
1996
	case MCE_GET_RECORD_LEN:
L
Linus Torvalds 已提交
1997 1998
		return put_user(sizeof(struct mce), p);
	case MCE_GET_LOG_LEN:
1999
		return put_user(MCE_LOG_LEN, p);
L
Linus Torvalds 已提交
2000 2001
	case MCE_GETCLEAR_FLAGS: {
		unsigned flags;
2002 2003

		do {
L
Linus Torvalds 已提交
2004
			flags = mcelog.flags;
2005
		} while (cmpxchg(&mcelog.flags, flags, 0) != flags);
I
Ingo Molnar 已提交
2006

2007
		return put_user(flags, p);
L
Linus Torvalds 已提交
2008 2009
	}
	default:
2010 2011
		return -ENOTTY;
	}
L
Linus Torvalds 已提交
2012 2013
}

2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024
static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
			    size_t usize, loff_t *off);

void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
			     const char __user *ubuf,
			     size_t usize, loff_t *off))
{
	mce_write = fn;
}
EXPORT_SYMBOL_GPL(register_mce_write_callback);

2025 2026
static ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
				size_t usize, loff_t *off)
2027 2028 2029 2030 2031 2032 2033 2034
{
	if (mce_write)
		return mce_write(filp, ubuf, usize, off);
	else
		return -EINVAL;
}

static const struct file_operations mce_chrdev_ops = {
2035 2036 2037
	.open			= mce_chrdev_open,
	.release		= mce_chrdev_release,
	.read			= mce_chrdev_read,
2038
	.write			= mce_chrdev_write,
2039 2040 2041
	.poll			= mce_chrdev_poll,
	.unlocked_ioctl		= mce_chrdev_ioctl,
	.llseek			= no_llseek,
L
Linus Torvalds 已提交
2042 2043
};

2044
static struct miscdevice mce_chrdev_device = {
L
Linus Torvalds 已提交
2045 2046 2047 2048 2049
	MISC_MCELOG_MINOR,
	"mcelog",
	&mce_chrdev_ops,
};

2050 2051 2052
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
2053
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
2069
/*
2070 2071
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
2072
 * mce=no_lmce Disables LMCE
2073 2074
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
2075 2076 2077
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
2078 2079
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
2080
 * mce=bios_cmci_threshold Don't program the CMCI threshold
H
Hidetoshi Seto 已提交
2081
 */
L
Linus Torvalds 已提交
2082 2083
static int __init mcheck_enable(char *str)
{
2084 2085
	struct mca_config *cfg = &mca_cfg;

2086
	if (*str == 0) {
2087
		enable_p5_mce();
2088 2089
		return 1;
	}
2090 2091
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
2092
	if (!strcmp(str, "off"))
2093
		cfg->disabled = true;
2094
	else if (!strcmp(str, "no_cmci"))
2095
		cfg->cmci_disabled = true;
2096 2097
	else if (!strcmp(str, "no_lmce"))
		cfg->lmce_disabled = true;
2098
	else if (!strcmp(str, "dont_log_ce"))
2099
		cfg->dont_log_ce = true;
2100
	else if (!strcmp(str, "ignore_ce"))
2101
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
2102
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
2103
		cfg->bootlog = (str[0] == 'b');
2104
	else if (!strcmp(str, "bios_cmci_threshold"))
2105
		cfg->bios_cmci_threshold = true;
2106 2107
	else if (!strcmp(str, "recovery"))
		cfg->recovery = true;
2108
	else if (isdigit(str[0])) {
2109
		if (get_option(&str, &cfg->tolerant) == 2)
2110
			get_option(&str, &(cfg->monarch_timeout));
2111
	} else {
2112
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
2113 2114
		return 0;
	}
2115
	return 1;
L
Linus Torvalds 已提交
2116
}
2117
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
2118

2119
int __init mcheck_init(void)
2120
{
2121
	mcheck_intel_therm_init();
2122
	mce_register_decode_chain(&mce_srao_nb);
2123
	mcheck_vendor_init_severity();
2124

2125 2126 2127
	INIT_WORK(&mce_work, mce_process_work);
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

2128 2129 2130
	return 0;
}

2131
/*
2132
 * mce_syscore: PM support
2133
 */
L
Linus Torvalds 已提交
2134

2135 2136 2137 2138
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
2139
static void mce_disable_error_reporting(void)
2140 2141 2142
{
	int i;

2143
	for (i = 0; i < mca_cfg.banks; i++) {
2144
		struct mce_bank *b = &mce_banks[i];
2145

2146
		if (b->init)
2147
			wrmsrl(msr_ops.ctl(i), 0);
2148
	}
2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
	 * Don't clear on Intel CPUs. Some of these MSRs are socket-wide.
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		return;

	mce_disable_error_reporting();
2164 2165
}

2166
static int mce_syscore_suspend(void)
2167
{
2168 2169
	vendor_disable_error_reporting();
	return 0;
2170 2171
}

2172
static void mce_syscore_shutdown(void)
2173
{
2174
	vendor_disable_error_reporting();
2175 2176
}

I
Ingo Molnar 已提交
2177 2178 2179 2180 2181
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2182
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2183
{
2184
	__mcheck_cpu_init_generic();
2185
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
2186
	__mcheck_cpu_init_clear_banks();
L
Linus Torvalds 已提交
2187 2188
}

2189
static struct syscore_ops mce_syscore_ops = {
2190 2191 2192
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2193 2194
};

2195
/*
2196
 * mce_device: Sysfs support
2197 2198
 */

2199 2200
static void mce_cpu_restart(void *data)
{
2201
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2202
		return;
2203
	__mcheck_cpu_init_generic();
2204
	__mcheck_cpu_init_clear_banks();
2205
	__mcheck_cpu_init_timer();
2206 2207
}

L
Linus Torvalds 已提交
2208
/* Reinit MCEs after user configuration changes */
2209 2210
static void mce_restart(void)
{
2211
	mce_timer_delete_all();
2212
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2213 2214
}

2215
/* Toggle features for corrected errors */
2216
static void mce_disable_cmci(void *data)
2217
{
2218
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2219 2220 2221 2222 2223 2224
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2225
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2226 2227 2228 2229
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2230
		__mcheck_cpu_init_timer();
2231 2232
}

2233
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2234
	.name		= "machinecheck",
2235
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2236 2237
};

2238
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2239 2240

void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
L
Linus Torvalds 已提交
2241

2242
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2243 2244 2245
{
	return container_of(attr, struct mce_bank, attr);
}
2246

2247
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2248 2249
			 char *buf)
{
2250
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2251 2252
}

2253
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2254
			const char *buf, size_t size)
2255
{
H
Hidetoshi Seto 已提交
2256
	u64 new;
I
Ingo Molnar 已提交
2257

2258
	if (kstrtou64(buf, 0, &new) < 0)
2259
		return -EINVAL;
I
Ingo Molnar 已提交
2260

2261
	attr_to_bank(attr)->ctl = new;
2262
	mce_restart();
I
Ingo Molnar 已提交
2263

H
Hidetoshi Seto 已提交
2264
	return size;
2265
}
2266

I
Ingo Molnar 已提交
2267
static ssize_t
2268
show_trigger(struct device *s, struct device_attribute *attr, char *buf)
2269
{
2270
	strcpy(buf, mce_helper);
2271
	strcat(buf, "\n");
2272
	return strlen(mce_helper) + 1;
2273 2274
}

2275
static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
I
Ingo Molnar 已提交
2276
				const char *buf, size_t siz)
2277 2278
{
	char *p;
I
Ingo Molnar 已提交
2279

2280 2281 2282
	strncpy(mce_helper, buf, sizeof(mce_helper));
	mce_helper[sizeof(mce_helper)-1] = 0;
	p = strchr(mce_helper, '\n');
I
Ingo Molnar 已提交
2283

2284
	if (p)
I
Ingo Molnar 已提交
2285 2286
		*p = 0;

2287
	return strlen(mce_helper) + !!p;
2288 2289
}

2290 2291
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2292 2293 2294 2295
			     const char *buf, size_t size)
{
	u64 new;

2296
	if (kstrtou64(buf, 0, &new) < 0)
2297 2298
		return -EINVAL;

2299
	if (mca_cfg.ignore_ce ^ !!new) {
2300 2301
		if (new) {
			/* disable ce features */
2302 2303
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2304
			mca_cfg.ignore_ce = true;
2305 2306
		} else {
			/* enable ce features */
2307
			mca_cfg.ignore_ce = false;
2308 2309 2310 2311 2312 2313
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2314 2315
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2316 2317 2318 2319
				 const char *buf, size_t size)
{
	u64 new;

2320
	if (kstrtou64(buf, 0, &new) < 0)
2321 2322
		return -EINVAL;

2323
	if (mca_cfg.cmci_disabled ^ !!new) {
2324 2325
		if (new) {
			/* disable cmci */
2326
			on_each_cpu(mce_disable_cmci, NULL, 1);
2327
			mca_cfg.cmci_disabled = true;
2328 2329
		} else {
			/* enable cmci */
2330
			mca_cfg.cmci_disabled = false;
2331 2332 2333 2334 2335 2336
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2337 2338
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2339 2340
				      const char *buf, size_t size)
{
2341
	ssize_t ret = device_store_int(s, attr, buf, size);
2342 2343 2344 2345
	mce_restart();
	return ret;
}

2346
static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
2347
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2348
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2349
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2350

2351 2352
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2353 2354
	&check_interval
};
I
Ingo Molnar 已提交
2355

2356
static struct dev_ext_attribute dev_attr_ignore_ce = {
2357 2358
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2359 2360
};

2361
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2362 2363
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2364 2365
};

2366 2367 2368 2369 2370 2371 2372 2373
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
	&dev_attr_trigger,
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2374 2375
	NULL
};
L
Linus Torvalds 已提交
2376

2377
static cpumask_var_t mce_device_initialized;
2378

2379 2380 2381 2382 2383
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2384
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2385
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2386
{
2387
	struct device *dev;
L
Linus Torvalds 已提交
2388
	int err;
2389
	int i, j;
2390

A
Andreas Herrmann 已提交
2391
	if (!mce_available(&boot_cpu_data))
2392 2393
		return -EIO;

2394 2395 2396
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2397 2398
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2399
	dev->release = &mce_device_release;
2400

2401
	err = device_register(dev);
2402 2403
	if (err) {
		put_device(dev);
2404
		return err;
2405
	}
2406

2407 2408
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2409 2410 2411
		if (err)
			goto error;
	}
2412
	for (j = 0; j < mca_cfg.banks; j++) {
2413
		err = device_create_file(dev, &mce_banks[j].attr);
2414 2415 2416
		if (err)
			goto error2;
	}
2417
	cpumask_set_cpu(cpu, mce_device_initialized);
2418
	per_cpu(mce_device, cpu) = dev;
2419

2420
	return 0;
2421
error2:
2422
	while (--j >= 0)
2423
		device_remove_file(dev, &mce_banks[j].attr);
2424
error:
I
Ingo Molnar 已提交
2425
	while (--i >= 0)
2426
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2427

2428
	device_unregister(dev);
2429

2430 2431 2432
	return err;
}

2433
static void mce_device_remove(unsigned int cpu)
2434
{
2435
	struct device *dev = per_cpu(mce_device, cpu);
2436 2437
	int i;

2438
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2439 2440
		return;

2441 2442
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2443

2444
	for (i = 0; i < mca_cfg.banks; i++)
2445
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2446

2447 2448
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2449
	per_cpu(mce_device, cpu) = NULL;
2450 2451
}

2452
/* Make sure there are no machine checks on offlined CPUs. */
2453
static void mce_disable_cpu(void *h)
2454
{
A
Andi Kleen 已提交
2455
	unsigned long action = *(unsigned long *)h;
2456

2457
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2458
		return;
2459

A
Andi Kleen 已提交
2460 2461
	if (!(action & CPU_TASKS_FROZEN))
		cmci_clear();
2462

2463
	vendor_disable_error_reporting();
2464 2465
}

2466
static void mce_reenable_cpu(void *h)
2467
{
A
Andi Kleen 已提交
2468
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2469
	int i;
2470

2471
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2472
		return;
I
Ingo Molnar 已提交
2473

A
Andi Kleen 已提交
2474 2475
	if (!(action & CPU_TASKS_FROZEN))
		cmci_reenable();
2476
	for (i = 0; i < mca_cfg.banks; i++) {
2477
		struct mce_bank *b = &mce_banks[i];
2478

2479
		if (b->init)
2480
			wrmsrl(msr_ops.ctl(i), b->ctl);
2481
	}
2482 2483
}

2484
/* Get notified when a cpu comes on/off. Be hotplug friendly. */
2485
static int
I
Ingo Molnar 已提交
2486
mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
2487 2488
{
	unsigned int cpu = (unsigned long)hcpu;
2489
	struct timer_list *t = &per_cpu(mce_timer, cpu);
2490

2491
	switch (action & ~CPU_TASKS_FROZEN) {
2492
	case CPU_ONLINE:
2493
		mce_device_create(cpu);
2494 2495
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2496 2497
		break;
	case CPU_DEAD:
2498 2499
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2500
		mce_device_remove(cpu);
C
Chen Gong 已提交
2501
		mce_intel_hcpu_update(cpu);
B
Borislav Petkov 已提交
2502 2503 2504 2505

		/* intentionally ignoring frozen here */
		if (!(action & CPU_TASKS_FROZEN))
			cmci_rediscover();
2506
		break;
2507
	case CPU_DOWN_PREPARE:
A
Andi Kleen 已提交
2508
		smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
C
Chen Gong 已提交
2509
		del_timer_sync(t);
2510 2511
		break;
	case CPU_DOWN_FAILED:
A
Andi Kleen 已提交
2512
		smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
T
Thomas Gleixner 已提交
2513
		mce_start_timer(cpu, t);
A
Andi Kleen 已提交
2514
		break;
2515 2516
	}

2517
	return NOTIFY_OK;
2518 2519
}

2520
static struct notifier_block mce_cpu_notifier = {
2521 2522 2523
	.notifier_call = mce_cpu_callback,
};

2524
static __init void mce_init_banks(void)
2525 2526 2527
{
	int i;

2528
	for (i = 0; i < mca_cfg.banks; i++) {
2529
		struct mce_bank *b = &mce_banks[i];
2530
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2531

2532
		sysfs_attr_init(&a->attr);
2533 2534
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2535 2536 2537 2538

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2539 2540 2541
	}
}

2542
static __init int mcheck_init_device(void)
2543 2544 2545 2546
{
	int err;
	int i = 0;

2547 2548 2549 2550
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2551

2552 2553 2554 2555
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2556

2557
	mce_init_banks();
2558

2559
	err = subsys_system_register(&mce_subsys, NULL);
2560
	if (err)
2561
		goto err_out_mem;
2562

2563
	cpu_notifier_register_begin();
2564
	for_each_online_cpu(i) {
2565
		err = mce_device_create(i);
2566
		if (err) {
2567 2568 2569 2570 2571 2572
			/*
			 * Register notifier anyway (and do not unreg it) so
			 * that we don't leave undeleted timers, see notifier
			 * callback above.
			 */
			__register_hotcpu_notifier(&mce_cpu_notifier);
2573
			cpu_notifier_register_done();
2574
			goto err_device_create;
2575
		}
2576 2577
	}

2578 2579
	__register_hotcpu_notifier(&mce_cpu_notifier);
	cpu_notifier_register_done();
2580

2581 2582
	register_syscore_ops(&mce_syscore_ops);

2583
	/* register character device /dev/mcelog */
2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607
	err = misc_register(&mce_chrdev_device);
	if (err)
		goto err_register;

	return 0;

err_register:
	unregister_syscore_ops(&mce_syscore_ops);

err_device_create:
	/*
	 * We didn't keep track of which devices were created above, but
	 * even if we had, the set of online cpus might have changed.
	 * Play safe and remove for every possible cpu, since
	 * mce_device_remove() will do the right thing.
	 */
	for_each_possible_cpu(i)
		mce_device_remove(i);

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
	pr_err("Unable to init device /dev/mcelog (rc: %d)\n", err);
I
Ingo Molnar 已提交
2608

L
Linus Torvalds 已提交
2609 2610
	return err;
}
2611
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2612

2613 2614 2615 2616 2617
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2618
	mca_cfg.disabled = true;
2619 2620 2621
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2622

2623 2624
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2625
{
2626
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2627

2628 2629
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2630

2631 2632
	return dmce;
}
I
Ingo Molnar 已提交
2633

2634 2635 2636
static void mce_reset(void)
{
	cpu_missing = 0;
2637
	atomic_set(&mce_fake_panicked, 0);
2638 2639 2640 2641
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2642

2643 2644 2645 2646
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2647 2648
}

2649
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2650
{
2651 2652 2653
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2654 2655
}

2656 2657
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2658

2659
static int __init mcheck_debugfs_init(void)
2660
{
2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2672
}
2673 2674
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2675
#endif
2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689

static int __init mcheck_late_init(void)
{
	mcheck_debugfs_init();

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);