mce.c 61.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
44
#include <linux/jump_label.h>
I
Ingo Molnar 已提交
45

46
#include <asm/processor.h>
47
#include <asm/traps.h>
A
Andy Lutomirski 已提交
48
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
49 50
#include <asm/mce.h>
#include <asm/msr.h>
L
Linus Torvalds 已提交
51

52
#include "mce-internal.h"
53

54
static DEFINE_MUTEX(mce_chrdev_read_mutex);
55

56
#define mce_log_get_idx_check(p) \
57
({ \
58 59
	RCU_LOCKDEP_WARN(!rcu_read_lock_sched_held() && \
			 !lockdep_is_held(&mce_chrdev_read_mutex), \
60
			 "suspicious mce_log_get_idx_check() usage"); \
61 62
	smp_load_acquire(&(p)); \
})
63

64 65 66
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

67
#define SPINUNIT		100	/* 100ns */
68

69 70
DEFINE_PER_CPU(unsigned, mce_exception_count);

71
struct mce_bank *mce_banks __read_mostly;
72
struct mce_vendor_flags mce_flags __read_mostly;
73

74
struct mca_config mca_cfg __read_mostly = {
75
	.bootlog  = -1,
76 77 78 79 80 81 82
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
83 84
	.tolerant = 1,
	.monarch_timeout = -1
85 86
};

87 88 89 90
/* User mode helper program triggered by machine check event */
static unsigned long		mce_need_notify;
static char			mce_helper[128];
static char			*mce_helper_argv[2] = { mce_helper, NULL };
L
Linus Torvalds 已提交
91

92 93
static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);

94 95 96
static DEFINE_PER_CPU(struct mce, mces_seen);
static int			cpu_missing;

97 98 99 100
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
101 102 103 104
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

105 106 107 108 109 110 111 112 113
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

114 115
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
116

117 118
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

119 120 121 122
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
123
ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);
124

125 126 127 128
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
129
	m->cpu = m->extcpu = smp_processor_id();
130
	m->tsc = rdtsc();
131 132 133 134 135 136 137
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
138 139
}

140 141 142
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

L
Linus Torvalds 已提交
143 144 145 146 147 148
/*
 * Lockless MCE logging infrastructure.
 * This avoids deadlocks on printk locks without having to break locks. Also
 * separate MCEs from kernel messages to avoid bogus bug reports.
 */

149
static struct mce_log mcelog = {
150 151 152
	.signature	= MCE_LOG_SIGNATURE,
	.len		= MCE_LOG_LEN,
	.recordlen	= sizeof(struct mce),
153
};
L
Linus Torvalds 已提交
154 155 156 157

void mce_log(struct mce *mce)
{
	unsigned next, entry;
I
Ingo Molnar 已提交
158

159 160 161
	/* Emit the trace record: */
	trace_mce_record(mce);

162 163
	if (!mce_gen_pool_add(mce))
		irq_work_queue(&mce_irq_work);
164

M
Mike Waychison 已提交
165
	wmb();
L
Linus Torvalds 已提交
166
	for (;;) {
167
		entry = mce_log_get_idx_check(mcelog.next);
168
		for (;;) {
169

I
Ingo Molnar 已提交
170 171 172 173 174
			/*
			 * When the buffer fills up discard new entries.
			 * Assume that the earlier errors are the more
			 * interesting ones:
			 */
175
			if (entry >= MCE_LOG_LEN) {
176 177
				set_bit(MCE_OVERFLOW,
					(unsigned long *)&mcelog.flags);
178 179
				return;
			}
I
Ingo Molnar 已提交
180
			/* Old left over entry. Skip: */
181 182 183 184
			if (mcelog.entry[entry].finished) {
				entry++;
				continue;
			}
M
Mike Waychison 已提交
185
			break;
L
Linus Torvalds 已提交
186 187 188 189 190 191 192
		}
		smp_rmb();
		next = entry + 1;
		if (cmpxchg(&mcelog.next, entry, next) == entry)
			break;
	}
	memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
M
Mike Waychison 已提交
193
	wmb();
L
Linus Torvalds 已提交
194
	mcelog.entry[entry].finished = 1;
M
Mike Waychison 已提交
195
	wmb();
L
Linus Torvalds 已提交
196

197
	set_bit(0, &mce_need_notify);
L
Linus Torvalds 已提交
198 199
}

200
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
201
{
202 203 204
	mutex_lock(&mce_chrdev_read_mutex);
	mce_log(m);
	mutex_unlock(&mce_chrdev_read_mutex);
B
Borislav Petkov 已提交
205
}
206
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
207

208
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
209

210 211
void mce_register_decode_chain(struct notifier_block *nb)
{
212 213 214 215
	/* Ensure SRAO notifier has the highest priority in the decode chain. */
	if (nb != &mce_srao_nb && nb->priority == INT_MAX)
		nb->priority -= 1;

216 217 218 219 220 221 222 223 224 225
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
static inline u32 ctl_reg(int bank)
{
	return MSR_IA32_MCx_CTL(bank);
}

static inline u32 status_reg(int bank)
{
	return MSR_IA32_MCx_STATUS(bank);
}

static inline u32 addr_reg(int bank)
{
	return MSR_IA32_MCx_ADDR(bank);
}

static inline u32 misc_reg(int bank)
{
	return MSR_IA32_MCx_MISC(bank);
}

static inline u32 smca_ctl_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_CTL(bank);
}

static inline u32 smca_status_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_STATUS(bank);
}

static inline u32 smca_addr_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_ADDR(bank);
}

static inline u32 smca_misc_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_MISC(bank);
}

struct mca_msr_regs msr_ops = {
	.ctl	= ctl_reg,
	.status	= status_reg,
	.addr	= addr_reg,
	.misc	= misc_reg
};

H
Hidetoshi Seto 已提交
273
static void print_mce(struct mce *m)
L
Linus Torvalds 已提交
274
{
275 276
	int ret = 0;

H
Huang Ying 已提交
277
	pr_emerg(HW_ERR "CPU %d: Machine Check Exception: %Lx Bank %d: %016Lx\n",
278
	       m->extcpu, m->mcgstatus, m->bank, m->status);
279

280
	if (m->ip) {
H
Huang Ying 已提交
281
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
282 283 284
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
				m->cs, m->ip);

L
Linus Torvalds 已提交
285
		if (m->cs == __KERNEL_CS)
286
			print_symbol("{%s}", m->ip);
287
		pr_cont("\n");
L
Linus Torvalds 已提交
288
	}
289

H
Huang Ying 已提交
290
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
291
	if (m->addr)
292
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
293
	if (m->misc)
294
		pr_cont("MISC %llx ", m->misc);
295

296
	pr_cont("\n");
297 298 299 300
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
301
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
302 303
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
304 305 306

	/*
	 * Print out human-readable details about the MCE error,
307
	 * (if the CPU has an implementation for that)
308
	 */
309 310 311 312 313
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
314 315
}

316 317
#define PANIC_TIMEOUT 5 /* 5 seconds */

318
static atomic_t mce_panicked;
319

320
static int fake_panic;
321
static atomic_t mce_fake_panicked;
322

323 324 325 326
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
327

328 329 330 331
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
332
	if (panic_timeout == 0)
333
		panic_timeout = mca_cfg.panic_timeout;
334 335 336
	panic("Panicing machine check CPU died");
}

337
static void mce_panic(const char *msg, struct mce *final, char *exp)
338
{
339 340 341
	int apei_err = 0;
	struct llist_node *pending;
	struct mce_evt_llist *l;
342

343 344 345 346
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
347
		if (atomic_inc_return(&mce_panicked) > 1)
348 349
			wait_for_panic();
		barrier();
350

351 352 353 354
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
355
		if (atomic_inc_return(&mce_fake_panicked) > 1)
356 357
			return;
	}
358
	pending = mce_gen_pool_prepare_records();
359
	/* First print corrected ones that are still unlogged */
360 361
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
362
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
363
			print_mce(m);
364 365 366
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
367 368
	}
	/* Now print uncorrected but with the final one last */
369 370
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
H
Hidetoshi Seto 已提交
371 372
		if (!(m->status & MCI_STATUS_UC))
			continue;
373
		if (!final || mce_cmp(m, final)) {
H
Hidetoshi Seto 已提交
374
			print_mce(m);
375 376 377
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
378
	}
379
	if (final) {
H
Hidetoshi Seto 已提交
380
		print_mce(final);
381 382 383
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
384
	if (cpu_missing)
H
Huang Ying 已提交
385
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
386
	if (exp)
H
Huang Ying 已提交
387
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
388 389
	if (!fake_panic) {
		if (panic_timeout == 0)
390
			panic_timeout = mca_cfg.panic_timeout;
391 392
		panic(msg);
	} else
H
Huang Ying 已提交
393
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
394
}
L
Linus Torvalds 已提交
395

396 397 398 399
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
400
	unsigned bank = __this_cpu_read(injectm.bank);
401

402
	if (msr == mca_cfg.rip_msr)
403
		return offsetof(struct mce, ip);
404
	if (msr == msr_ops.status(bank))
405
		return offsetof(struct mce, status);
406
	if (msr == msr_ops.addr(bank))
407
		return offsetof(struct mce, addr);
408
	if (msr == msr_ops.misc(bank))
409 410 411 412 413 414
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

415 416 417 418
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
419

T
Tejun Heo 已提交
420
	if (__this_cpu_read(injectm.finished)) {
421
		int offset = msr_to_offset(msr);
422

423 424
		if (offset < 0)
			return 0;
425
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
426
	}
427 428

	if (rdmsrl_safe(msr, &v)) {
429
		WARN_ONCE(1, "mce: Unable to read MSR 0x%x!\n", msr);
430 431 432 433 434 435 436 437
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

438 439 440 441 442
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
443
	if (__this_cpu_read(injectm.finished)) {
444
		int offset = msr_to_offset(msr);
445

446
		if (offset >= 0)
447
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
448 449
		return;
	}
450 451 452
	wrmsrl(msr, v);
}

453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
471 472 473 474 475 476 477 478

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
479 480
		}
		/* Use accurate RIP reporting if available. */
481 482
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
483 484 485
	}
}

A
Andi Kleen 已提交
486
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
487
{
488
	if (mca_cfg.disabled)
489
		return 0;
490
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
491 492
}

493 494
static void mce_schedule_work(void)
{
495
	if (!mce_gen_pool_empty() && keventd_up())
496
		schedule_work(&mce_work);
497 498
}

499
static void mce_irq_work_cb(struct irq_work *entry)
500
{
501
	mce_notify_irq();
502
	mce_schedule_work();
503 504 505 506 507
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
508
		mce_notify_irq();
509 510 511 512 513 514 515
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
516 517 518
		return;
	}

519
	irq_work_queue(&mce_irq_work);
520 521
}

522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
 * parser). So only support physical addresses up to page granuality for now.
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;

	/* Checks after this one are Intel-specific: */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 1;

	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
		return 0;
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
		return 0;
	return 1;
}

544 545 546 547 548 549 550 551 552
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

B
Borislav Petkov 已提交
553
	if (mce_usable_address(mce) && (mce->severity == MCE_AO_SEVERITY)) {
554 555 556 557 558
		pfn = mce->addr >> PAGE_SHIFT;
		memory_failure(pfn, MCE_VECTOR, 0);
	}

	return NOTIFY_OK;
559
}
560 561 562 563
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
	.priority = INT_MAX,
};
564

565 566 567 568 569 570
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
571
		m->misc = mce_rdmsrl(msr_ops.misc(i));
572

573
	if (m->status & MCI_STATUS_ADDRV) {
574
		m->addr = mce_rdmsrl(msr_ops.addr(i));
575 576 577 578

		/*
		 * Mask the reported address by the reported granularity.
		 */
579
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
580 581 582 583 584
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
	}
585 586 587

	if (mce_flags.smca && (m->status & MCI_STATUS_SYNDV))
		m->synd = mce_rdmsrl(MSR_AMD64_SMCA_MCx_SYND(i));
588 589
}

590 591 592 593 594
static bool memory_error(struct mce *m)
{
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (c->x86_vendor == X86_VENDOR_AMD) {
595 596 597 598
		/* ErrCodeExt[20:16] */
		u8 xec = (m->status >> 16) & 0x1f;

		return (xec == 0x0 || xec == 0x8);
599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620
	} else if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}

621 622
DEFINE_PER_CPU(unsigned, mce_poll_count);

623
/*
624 625 626 627
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
628 629 630 631 632 633 634 635 636
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
637
 */
638
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
639
{
640
	bool error_seen = false;
641
	struct mce m;
642
	int severity;
643 644
	int i;

645
	this_cpu_inc(mce_poll_count);
646

647
	mce_gather_info(&m, NULL);
648

649
	for (i = 0; i < mca_cfg.banks; i++) {
650
		if (!mce_banks[i].ctl || !test_bit(i, *b))
651 652 653 654 655 656 657 658
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;
		m.tsc = 0;

		barrier();
659
		m.status = mce_rdmsrl(msr_ops.status(i));
660 661 662
		if (!(m.status & MCI_STATUS_VAL))
			continue;

663

664
		/*
A
Andi Kleen 已提交
665 666
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
667 668 669
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
670
		if (!(flags & MCP_UC) &&
671
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
672 673
			continue;

674 675
		error_seen = true;

676
		mce_read_aux(&m, i);
677 678 679

		if (!(flags & MCP_TIMESTAMP))
			m.tsc = 0;
680 681 682

		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

B
Borislav Petkov 已提交
683 684
		if (severity == MCE_DEFERRED_SEVERITY && memory_error(&m))
			if (m.status & MCI_STATUS_ADDRV)
685
				m.severity = severity;
686

687 688 689 690
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
691
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
692
			mce_log(&m);
B
Borislav Petkov 已提交
693
		else if (mce_usable_address(&m)) {
694 695 696 697 698 699 700
			/*
			 * Although we skipped logging this, we still want
			 * to take action. Add to the pool so the registered
			 * notifiers will see it.
			 */
			if (!mce_gen_pool_add(&m))
				mce_schedule_work();
701
		}
702 703 704 705

		/*
		 * Clear state for this bank.
		 */
706
		mce_wrmsrl(msr_ops.status(i), 0);
707 708 709 710 711 712
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
713 714

	sync_core();
715

716
	return error_seen;
717
}
718
EXPORT_SYMBOL_GPL(machine_check_poll);
719

720 721 722 723
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
724 725
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
726
{
727
	int i, ret = 0;
728
	char *tmp;
729

730
	for (i = 0; i < mca_cfg.banks; i++) {
731
		m->status = mce_rdmsrl(msr_ops.status(i));
732
		if (m->status & MCI_STATUS_VAL) {
733
			__set_bit(i, validp);
734 735 736
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
737 738 739

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
			*msg = tmp;
740
			ret = 1;
741
		}
742
	}
743
	return ret;
744 745
}

746 747 748 749 750 751 752 753 754 755 756 757 758 759
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
760
static int mce_timed_out(u64 *t, const char *msg)
761 762 763 764 765 766 767 768
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
769
	if (atomic_read(&mce_panicked))
770
		wait_for_panic();
771
	if (!mca_cfg.monarch_timeout)
772 773
		goto out;
	if ((s64)*t < SPINUNIT) {
774
		if (mca_cfg.tolerant <= 1)
775
			mce_panic(msg, NULL, NULL);
776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
797
 * Also this detects the case of a machine check event coming from outer
798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
823 824
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
825
					    &nmsg, true);
826 827 828 829 830 831 832 833 834 835 836 837
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
838
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
839
		mce_panic("Fatal machine check", m, msg);
840 841 842 843 844 845 846 847 848 849 850

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
851
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
852
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
871
static int mce_start(int *no_way_out)
872
{
H
Hidetoshi Seto 已提交
873
	int order;
874
	int cpus = num_online_cpus();
875
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
876

H
Hidetoshi Seto 已提交
877 878
	if (!timeout)
		return -1;
879

H
Hidetoshi Seto 已提交
880
	atomic_add(*no_way_out, &global_nwo);
881
	/*
882 883
	 * Rely on the implied barrier below, such that global_nwo
	 * is updated before mce_callin.
884
	 */
885
	order = atomic_inc_return(&mce_callin);
886 887 888 889 890

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
891 892
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
893
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
894
			return -1;
895 896 897 898
		}
		ndelay(SPINUNIT);
	}

899 900 901 902
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
903

H
Hidetoshi Seto 已提交
904 905 906 907
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
908
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
909 910 911 912 913 914 915 916
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
917 918
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
919 920 921 922 923
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
924 925 926
	}

	/*
H
Hidetoshi Seto 已提交
927
	 * Cache the global no_way_out state.
928
	 */
H
Hidetoshi Seto 已提交
929 930 931
	*no_way_out = atomic_read(&global_nwo);

	return order;
932 933 934 935 936 937 938 939 940
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
941
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
962 963
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
964 965 966 967 968 969 970 971 972 973 974 975
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
976 977
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

static void mce_clear_state(unsigned long *toclear)
{
	int i;

1007
	for (i = 0; i < mca_cfg.banks; i++) {
1008
		if (test_bit(i, toclear))
1009
			mce_wrmsrl(msr_ops.status(i), 0);
1010 1011 1012
	}
}

1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
static int do_memory_failure(struct mce *m)
{
	int flags = MF_ACTION_REQUIRED;
	int ret;

	pr_err("Uncorrected hardware memory error in user-access at %llx", m->addr);
	if (!(m->mcgstatus & MCG_STATUS_RIPV))
		flags |= MF_MUST_KILL;
	ret = memory_failure(m->addr >> PAGE_SHIFT, MCE_VECTOR, flags);
	if (ret)
		pr_err("Memory error not recovered");
	return ret;
}

1027 1028 1029 1030 1031 1032 1033
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1034 1035 1036 1037
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1038
 */
I
Ingo Molnar 已提交
1039
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1040
{
1041
	struct mca_config *cfg = &mca_cfg;
1042
	struct mce m, *final;
L
Linus Torvalds 已提交
1043
	int i;
1044 1045
	int worst = 0;
	int severity;
1046

1047 1048 1049 1050
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
1051
	int order = -1;
1052 1053
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1054
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1055 1056 1057 1058 1059 1060 1061
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1062
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1063
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1064
	char *msg = "Unknown";
1065 1066 1067 1068 1069 1070

	/*
	 * MCEs are always local on AMD. Same is determined by MCG_STATUS_LMCES
	 * on Intel.
	 */
	int lmce = 1;
L
Linus Torvalds 已提交
1071

1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	/* If this CPU is offline, just bail out. */
	if (cpu_is_offline(smp_processor_id())) {
		u64 mcgstatus;

		mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
		if (mcgstatus & MCG_STATUS_RIPV) {
			mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
			return;
		}
	}

1083
	ist_enter(regs);
1084

1085
	this_cpu_inc(mce_exception_count);
1086

1087
	if (!cfg->banks)
1088
		goto out;
L
Linus Torvalds 已提交
1089

1090
	mce_gather_info(&m, regs);
1091

1092
	final = this_cpu_ptr(&mces_seen);
1093 1094
	*final = m;

1095
	memset(valid_banks, 0, sizeof(valid_banks));
1096
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1097

L
Linus Torvalds 已提交
1098 1099
	barrier();

A
Andi Kleen 已提交
1100
	/*
1101 1102 1103
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1104 1105 1106 1107
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1108
	/*
1109 1110
	 * Check if this MCE is signaled to only this logical processor,
	 * on Intel only.
1111
	 */
1112 1113 1114 1115 1116 1117 1118 1119 1120 1121
	if (m.cpuvendor == X86_VENDOR_INTEL)
		lmce = m.mcgstatus & MCG_STATUS_LMCES;

	/*
	 * Go through all banks in exclusion of the other CPUs. This way we
	 * don't report duplicated events on shared banks because the first one
	 * to see it will clear it. If this is a Local MCE, then no need to
	 * perform rendezvous.
	 */
	if (!lmce)
A
Ashok Raj 已提交
1122 1123
		order = mce_start(&no_way_out);

1124
	for (i = 0; i < cfg->banks; i++) {
1125
		__clear_bit(i, toclear);
1126 1127
		if (!test_bit(i, valid_banks))
			continue;
1128
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1129
			continue;
1130 1131

		m.misc = 0;
L
Linus Torvalds 已提交
1132 1133 1134
		m.addr = 0;
		m.bank = i;

1135
		m.status = mce_rdmsrl(msr_ops.status(i));
L
Linus Torvalds 已提交
1136 1137 1138
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1139
		/*
A
Andi Kleen 已提交
1140 1141
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1142
		 */
1143
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1144
			!no_way_out)
1145 1146 1147 1148 1149
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1150
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1151

1152
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1153

A
Andi Kleen 已提交
1154
		/*
1155 1156
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1157
		 */
1158 1159
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1160 1161 1162
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1163 1164 1165 1166 1167
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1168 1169
		}

1170
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1171

1172 1173
		/* assuming valid severity level != 0 */
		m.severity = severity;
1174

1175
		mce_log(&m);
L
Linus Torvalds 已提交
1176

1177 1178 1179
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1180 1181 1182
		}
	}

1183 1184 1185
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1186 1187 1188
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1189
	/*
1190 1191
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1192
	 */
A
Ashok Raj 已提交
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
		 * Local MCE skipped calling mce_reign()
		 * If we found a fatal error, we need to panic here.
		 */
		 if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
			mce_panic("Machine check from unknown source",
				NULL, NULL);
	}
1205 1206

	/*
1207 1208
	 * If tolerant is at an insane level we drop requests to kill
	 * processes and continue even when there is no way out.
1209
	 */
1210 1211 1212 1213
	if (cfg->tolerant == 3)
		kill_it = 0;
	else if (no_way_out)
		mce_panic("Fatal machine check on current CPU", &m, msg);
1214

1215 1216
	if (worst > 0)
		mce_report_event(regs);
1217
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1218
out:
1219
	sync_core();
1220

1221 1222
	if (worst != MCE_AR_SEVERITY && !kill_it)
		goto out_ist;
1223

1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
	/* Fault was in user mode and we need to take some action */
	if ((m.cs & 3) == 3) {
		ist_begin_non_atomic(regs);
		local_irq_enable();

		if (kill_it || do_memory_failure(&m))
			force_sig(SIGBUS, current);
		local_irq_disable();
		ist_end_non_atomic();
	} else {
		if (!fixup_exception(regs, X86_TRAP_MC))
			mce_panic("Failed kernel mode recovery", &m, NULL);
1236
	}
1237 1238

out_ist:
1239
	ist_exit(regs);
L
Linus Torvalds 已提交
1240
}
1241
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1242

1243 1244
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1245
{
1246 1247
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1248 1249 1250
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1251 1252

	return 0;
1253
}
1254
#endif
1255

1256 1257 1258
/*
 * Action optional processing happens here (picking up
 * from the list of faulting pages that do_machine_check()
1259
 * placed into the genpool).
1260
 */
1261 1262
static void mce_process_work(struct work_struct *dummy)
{
1263
	mce_gen_pool_process();
1264 1265
}

1266 1267 1268
#ifdef CONFIG_X86_MCE_INTEL
/***
 * mce_log_therm_throt_event - Logs the thermal throttling event to mcelog
S
Simon Arlott 已提交
1269
 * @cpu: The CPU on which the event occurred.
1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
 * @status: Event status information
 *
 * This function should be called by the thermal interrupt after the
 * event has been processed and the decision was made to log the event
 * further.
 *
 * The status parameter will be saved to the 'status' field of 'struct mce'
 * and historically has been the register value of the
 * MSR_IA32_THERMAL_STATUS (Intel) msr.
 */
1280
void mce_log_therm_throt_event(__u64 status)
1281 1282 1283
{
	struct mce m;

1284
	mce_setup(&m);
1285 1286 1287 1288 1289 1290
	m.bank = MCE_THERMAL_BANK;
	m.status = status;
	mce_log(&m);
}
#endif /* CONFIG_X86_MCE_INTEL */

L
Linus Torvalds 已提交
1291
/*
1292 1293 1294
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1295
 */
1296
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1297

T
Thomas Gleixner 已提交
1298
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1299
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1300

C
Chen Gong 已提交
1301 1302 1303 1304 1305
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1306
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1307

1308
static void __restart_timer(struct timer_list *t, unsigned long interval)
1309
{
1310 1311
	unsigned long when = jiffies + interval;
	unsigned long flags;
1312

1313
	local_irq_save(flags);
1314

1315 1316
	if (timer_pending(t)) {
		if (time_before(when, t->expires))
1317
			mod_timer(t, when);
1318 1319 1320 1321 1322 1323
	} else {
		t->expires = round_jiffies(when);
		add_timer_on(t, smp_processor_id());
	}

	local_irq_restore(flags);
1324 1325
}

T
Thomas Gleixner 已提交
1326
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1327
{
1328
	struct timer_list *t = this_cpu_ptr(&mce_timer);
1329
	int cpu = smp_processor_id();
T
Thomas Gleixner 已提交
1330
	unsigned long iv;
1331

1332 1333 1334
	WARN_ON(cpu != data);

	iv = __this_cpu_read(mce_next_interval);
1335

1336
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1337 1338 1339 1340 1341 1342
		machine_check_poll(MCP_TIMESTAMP, this_cpu_ptr(&mce_poll_banks));

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1343
	}
L
Linus Torvalds 已提交
1344 1345

	/*
1346 1347
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1348
	 */
1349
	if (mce_notify_irq())
1350
		iv = max(iv / 2, (unsigned long) HZ/100);
1351
	else
T
Thomas Gleixner 已提交
1352
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1353 1354

done:
T
Thomas Gleixner 已提交
1355
	__this_cpu_write(mce_next_interval, iv);
1356
	__restart_timer(t, iv);
C
Chen Gong 已提交
1357
}
1358

C
Chen Gong 已提交
1359 1360 1361 1362 1363
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1364
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1365 1366
	unsigned long iv = __this_cpu_read(mce_next_interval);

1367 1368
	__restart_timer(t, interval);

C
Chen Gong 已提交
1369 1370
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1371 1372
}

1373 1374 1375 1376 1377 1378 1379 1380 1381
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1382 1383
static void mce_do_trigger(struct work_struct *work)
{
1384
	call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1385 1386 1387 1388
}

static DECLARE_WORK(mce_trigger_work, mce_do_trigger);

1389
/*
1390 1391 1392
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1393
 */
1394
int mce_notify_irq(void)
1395
{
1396 1397 1398
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1399
	if (test_and_clear_bit(0, &mce_need_notify)) {
1400 1401
		/* wake processes polling /dev/mcelog */
		wake_up_interruptible(&mce_chrdev_wait);
1402

1403
		if (mce_helper[0])
1404
			schedule_work(&mce_trigger_work);
1405

1406
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1407
			pr_info(HW_ERR "Machine check events logged\n");
1408 1409

		return 1;
L
Linus Torvalds 已提交
1410
	}
1411 1412
	return 0;
}
1413
EXPORT_SYMBOL_GPL(mce_notify_irq);
1414

1415
static int __mcheck_cpu_mce_banks_init(void)
1416 1417
{
	int i;
1418
	u8 num_banks = mca_cfg.banks;
1419

1420
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1421 1422
	if (!mce_banks)
		return -ENOMEM;
1423 1424

	for (i = 0; i < num_banks; i++) {
1425
		struct mce_bank *b = &mce_banks[i];
1426

1427 1428 1429 1430 1431 1432
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1433
/*
L
Linus Torvalds 已提交
1434 1435
 * Initialize Machine Checks for a CPU.
 */
1436
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1437
{
1438
	unsigned b;
I
Ingo Molnar 已提交
1439
	u64 cap;
L
Linus Torvalds 已提交
1440 1441

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1442 1443

	b = cap & MCG_BANKCNT_MASK;
1444
	if (!mca_cfg.banks)
1445
		pr_info("CPU supports %d MCE banks\n", b);
1446

1447
	if (b > MAX_NR_BANKS) {
1448
		pr_warn("Using only %u machine check banks out of %u\n",
1449 1450 1451 1452 1453
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1454 1455 1456
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1457
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1458
		int err = __mcheck_cpu_mce_banks_init();
1459

1460 1461
		if (err)
			return err;
L
Linus Torvalds 已提交
1462
	}
1463

1464
	/* Use accurate RIP reporting if available. */
1465
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1466
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1467

A
Andi Kleen 已提交
1468
	if (cap & MCG_SER_P)
1469
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1470

1471 1472 1473
	return 0;
}

1474
static void __mcheck_cpu_init_generic(void)
1475
{
1476
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1477
	mce_banks_t all_banks;
1478 1479
	u64 cap;

1480 1481 1482
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1483 1484 1485
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1486
	bitmap_fill(all_banks, MAX_NR_BANKS);
1487
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1488

A
Andy Lutomirski 已提交
1489
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1490

1491
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1492 1493
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1494 1495 1496 1497 1498
}

static void __mcheck_cpu_init_clear_banks(void)
{
	int i;
L
Linus Torvalds 已提交
1499

1500
	for (i = 0; i < mca_cfg.banks; i++) {
1501
		struct mce_bank *b = &mce_banks[i];
1502

1503
		if (!b->init)
1504
			continue;
1505 1506
		wrmsrl(msr_ops.ctl(i), b->ctl);
		wrmsrl(msr_ops.status(i), 0);
1507
	}
L
Linus Torvalds 已提交
1508 1509
}

1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1538
/* Add per CPU specific workarounds here */
1539
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1540
{
1541 1542
	struct mca_config *cfg = &mca_cfg;

1543
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1544
		pr_info("unknown CPU type - not enabling MCE support\n");
1545 1546 1547
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1548
	/* This should be disabled by the BIOS, but isn't always */
1549
	if (c->x86_vendor == X86_VENDOR_AMD) {
1550
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1551 1552 1553 1554 1555
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1556
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1557
		}
1558
		if (c->x86 < 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1559 1560 1561 1562
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1563
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1564
		}
1565 1566 1567 1568
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1569
		if (c->x86 == 6 && cfg->banks > 0)
1570
			mce_banks[0].ctl = 0;
1571

1572 1573 1574 1575 1576 1577 1578
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1589 1590
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1591
			};
1592

1593
			rdmsrl(MSR_K7_HWCR, hwcr);
1594

1595 1596
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1597

1598 1599
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1600

1601 1602 1603
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1604

1605 1606 1607 1608
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1609
	}
1610

1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1621
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1622
			mce_banks[0].init = 0;
1623 1624 1625 1626 1627 1628

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1629 1630
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1631

1632 1633 1634 1635
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1636 1637
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1638 1639 1640

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1641
	}
1642 1643 1644
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1645
		cfg->panic_timeout = 30;
1646 1647

	return 0;
1648
}
L
Linus Torvalds 已提交
1649

1650
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1651 1652
{
	if (c->x86 != 5)
1653 1654
		return 0;

1655 1656
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1657
		intel_p5_mcheck_init(c);
1658
		return 1;
1659 1660 1661
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1662
		return 1;
1663
		break;
1664 1665
	default:
		return 0;
1666
	}
1667 1668

	return 0;
1669 1670
}

1671
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1672 1673 1674 1675
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
1676
		mce_adjust_timer = cmci_intel_adjust_timer;
L
Linus Torvalds 已提交
1677
		break;
1678 1679

	case X86_VENDOR_AMD: {
1680 1681 1682
		mce_flags.overflow_recov = !!cpu_has(c, X86_FEATURE_OVERFLOW_RECOV);
		mce_flags.succor	 = !!cpu_has(c, X86_FEATURE_SUCCOR);
		mce_flags.smca		 = !!cpu_has(c, X86_FEATURE_SMCA);
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692

		/*
		 * Install proper ops for Scalable MCA enabled processors
		 */
		if (mce_flags.smca) {
			msr_ops.ctl	= smca_ctl_reg;
			msr_ops.status	= smca_status_reg;
			msr_ops.addr	= smca_addr_reg;
			msr_ops.misc	= smca_misc_reg;
		}
1693
		mce_amd_feature_init(c);
1694

1695
		break;
1696 1697
		}

L
Linus Torvalds 已提交
1698 1699 1700 1701 1702
	default:
		break;
	}
}

1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

T
Thomas Gleixner 已提交
1714
static void mce_start_timer(unsigned int cpu, struct timer_list *t)
1715
{
1716
	unsigned long iv = check_interval * HZ;
1717

1718
	if (mca_cfg.ignore_ce || !iv)
1719 1720
		return;

1721 1722
	per_cpu(mce_next_interval, cpu) = iv;

T
Thomas Gleixner 已提交
1723
	t->expires = round_jiffies(jiffies + iv);
1724
	add_timer_on(t, cpu);
1725 1726
}

T
Thomas Gleixner 已提交
1727 1728
static void __mcheck_cpu_init_timer(void)
{
1729
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1730 1731
	unsigned int cpu = smp_processor_id();

1732
	setup_pinned_timer(t, mce_timer_fn, cpu);
T
Thomas Gleixner 已提交
1733 1734 1735
	mce_start_timer(cpu, t);
}

A
Andi Kleen 已提交
1736 1737 1738
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1739
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1740 1741 1742 1743 1744 1745 1746
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1747
/*
L
Linus Torvalds 已提交
1748
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1749
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1750
 */
1751
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1752
{
1753
	if (mca_cfg.disabled)
1754 1755
		return;

1756 1757
	if (__mcheck_cpu_ancient_init(c))
		return;
1758

1759
	if (!mce_available(c))
L
Linus Torvalds 已提交
1760 1761
		return;

1762
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1763
		mca_cfg.disabled = true;
1764 1765 1766
		return;
	}

1767 1768 1769 1770 1771 1772
	if (mce_gen_pool_init()) {
		mca_cfg.disabled = true;
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1773 1774
	machine_check_vector = do_machine_check;

1775 1776
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
1777
	__mcheck_cpu_init_clear_banks();
1778
	__mcheck_cpu_init_timer();
L
Linus Torvalds 已提交
1779 1780
}

1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1798 1799 1800
}

/*
1801
 * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
L
Linus Torvalds 已提交
1802 1803
 */

1804 1805 1806
static DEFINE_SPINLOCK(mce_chrdev_state_lock);
static int mce_chrdev_open_count;	/* #times opened */
static int mce_chrdev_open_exclu;	/* already open exclusive? */
T
Tim Hockin 已提交
1807

1808
static int mce_chrdev_open(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1809
{
1810
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1811

1812 1813 1814
	if (mce_chrdev_open_exclu ||
	    (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
		spin_unlock(&mce_chrdev_state_lock);
I
Ingo Molnar 已提交
1815

T
Tim Hockin 已提交
1816 1817 1818 1819
		return -EBUSY;
	}

	if (file->f_flags & O_EXCL)
1820 1821
		mce_chrdev_open_exclu = 1;
	mce_chrdev_open_count++;
T
Tim Hockin 已提交
1822

1823
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1824

1825
	return nonseekable_open(inode, file);
T
Tim Hockin 已提交
1826 1827
}

1828
static int mce_chrdev_release(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1829
{
1830
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1831

1832 1833
	mce_chrdev_open_count--;
	mce_chrdev_open_exclu = 0;
T
Tim Hockin 已提交
1834

1835
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1836 1837 1838 1839

	return 0;
}

1840 1841
static void collect_tscs(void *data)
{
L
Linus Torvalds 已提交
1842
	unsigned long *cpu_tsc = (unsigned long *)data;
1843

1844
	cpu_tsc[smp_processor_id()] = rdtsc();
1845
}
L
Linus Torvalds 已提交
1846

1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
static int mce_apei_read_done;

/* Collect MCE record of previous boot in persistent storage via APEI ERST. */
static int __mce_read_apei(char __user **ubuf, size_t usize)
{
	int rc;
	u64 record_id;
	struct mce m;

	if (usize < sizeof(struct mce))
		return -EINVAL;

	rc = apei_read_mce(&m, &record_id);
	/* Error or no more MCE record */
	if (rc <= 0) {
		mce_apei_read_done = 1;
1863 1864 1865 1866 1867 1868
		/*
		 * When ERST is disabled, mce_chrdev_read() should return
		 * "no record" instead of "no device."
		 */
		if (rc == -ENODEV)
			return 0;
1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
		return rc;
	}
	rc = -EFAULT;
	if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
		return rc;
	/*
	 * In fact, we should have cleared the record after that has
	 * been flushed to the disk or sent to network in
	 * /sbin/mcelog, but we have no interface to support that now,
	 * so just clear it to avoid duplication.
	 */
	rc = apei_clear_mce(record_id);
	if (rc) {
		mce_apei_read_done = 1;
		return rc;
	}
	*ubuf += sizeof(struct mce);

	return 0;
}

1890 1891
static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
				size_t usize, loff_t *off)
L
Linus Torvalds 已提交
1892
{
I
Ingo Molnar 已提交
1893
	char __user *buf = ubuf;
1894
	unsigned long *cpu_tsc;
1895
	unsigned prev, next;
L
Linus Torvalds 已提交
1896 1897
	int i, err;

1898
	cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1899 1900 1901
	if (!cpu_tsc)
		return -ENOMEM;

1902
	mutex_lock(&mce_chrdev_read_mutex);
1903 1904 1905 1906 1907 1908 1909

	if (!mce_apei_read_done) {
		err = __mce_read_apei(&buf, usize);
		if (err || buf != ubuf)
			goto out;
	}

1910
	next = mce_log_get_idx_check(mcelog.next);
L
Linus Torvalds 已提交
1911 1912

	/* Only supports full reads right now */
1913 1914 1915
	err = -EINVAL;
	if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
		goto out;
L
Linus Torvalds 已提交
1916 1917

	err = 0;
1918 1919 1920 1921
	prev = 0;
	do {
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
H
Hidetoshi Seto 已提交
1922
			struct mce *m = &mcelog.entry[i];
1923

H
Hidetoshi Seto 已提交
1924
			while (!m->finished) {
1925
				if (time_after_eq(jiffies, start + 2)) {
H
Hidetoshi Seto 已提交
1926
					memset(m, 0, sizeof(*m));
1927 1928 1929
					goto timeout;
				}
				cpu_relax();
1930
			}
1931
			smp_rmb();
H
Hidetoshi Seto 已提交
1932 1933
			err |= copy_to_user(buf, m, sizeof(*m));
			buf += sizeof(*m);
1934 1935
timeout:
			;
1936
		}
L
Linus Torvalds 已提交
1937

1938 1939 1940 1941 1942
		memset(mcelog.entry + prev, 0,
		       (next - prev) * sizeof(struct mce));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
L
Linus Torvalds 已提交
1943

1944
	synchronize_sched();
L
Linus Torvalds 已提交
1945

1946 1947 1948 1949
	/*
	 * Collect entries that were still getting written before the
	 * synchronize.
	 */
1950
	on_each_cpu(collect_tscs, cpu_tsc, 1);
I
Ingo Molnar 已提交
1951

1952
	for (i = next; i < MCE_LOG_LEN; i++) {
H
Hidetoshi Seto 已提交
1953 1954 1955 1956
		struct mce *m = &mcelog.entry[i];

		if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
			err |= copy_to_user(buf, m, sizeof(*m));
L
Linus Torvalds 已提交
1957
			smp_rmb();
H
Hidetoshi Seto 已提交
1958 1959
			buf += sizeof(*m);
			memset(m, 0, sizeof(*m));
L
Linus Torvalds 已提交
1960
		}
1961
	}
1962 1963 1964 1965 1966

	if (err)
		err = -EFAULT;

out:
1967
	mutex_unlock(&mce_chrdev_read_mutex);
1968
	kfree(cpu_tsc);
I
Ingo Molnar 已提交
1969

1970
	return err ? err : buf - ubuf;
L
Linus Torvalds 已提交
1971 1972
}

1973
static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
1974
{
1975
	poll_wait(file, &mce_chrdev_wait, wait);
1976
	if (READ_ONCE(mcelog.next))
1977
		return POLLIN | POLLRDNORM;
1978 1979
	if (!mce_apei_read_done && apei_check_mce())
		return POLLIN | POLLRDNORM;
1980 1981 1982
	return 0;
}

1983 1984
static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
				unsigned long arg)
L
Linus Torvalds 已提交
1985 1986
{
	int __user *p = (int __user *)arg;
1987

L
Linus Torvalds 已提交
1988
	if (!capable(CAP_SYS_ADMIN))
1989
		return -EPERM;
I
Ingo Molnar 已提交
1990

L
Linus Torvalds 已提交
1991
	switch (cmd) {
1992
	case MCE_GET_RECORD_LEN:
L
Linus Torvalds 已提交
1993 1994
		return put_user(sizeof(struct mce), p);
	case MCE_GET_LOG_LEN:
1995
		return put_user(MCE_LOG_LEN, p);
L
Linus Torvalds 已提交
1996 1997
	case MCE_GETCLEAR_FLAGS: {
		unsigned flags;
1998 1999

		do {
L
Linus Torvalds 已提交
2000
			flags = mcelog.flags;
2001
		} while (cmpxchg(&mcelog.flags, flags, 0) != flags);
I
Ingo Molnar 已提交
2002

2003
		return put_user(flags, p);
L
Linus Torvalds 已提交
2004 2005
	}
	default:
2006 2007
		return -ENOTTY;
	}
L
Linus Torvalds 已提交
2008 2009
}

2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020
static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
			    size_t usize, loff_t *off);

void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
			     const char __user *ubuf,
			     size_t usize, loff_t *off))
{
	mce_write = fn;
}
EXPORT_SYMBOL_GPL(register_mce_write_callback);

2021 2022
static ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
				size_t usize, loff_t *off)
2023 2024 2025 2026 2027 2028 2029 2030
{
	if (mce_write)
		return mce_write(filp, ubuf, usize, off);
	else
		return -EINVAL;
}

static const struct file_operations mce_chrdev_ops = {
2031 2032 2033
	.open			= mce_chrdev_open,
	.release		= mce_chrdev_release,
	.read			= mce_chrdev_read,
2034
	.write			= mce_chrdev_write,
2035 2036 2037
	.poll			= mce_chrdev_poll,
	.unlocked_ioctl		= mce_chrdev_ioctl,
	.llseek			= no_llseek,
L
Linus Torvalds 已提交
2038 2039
};

2040
static struct miscdevice mce_chrdev_device = {
L
Linus Torvalds 已提交
2041 2042 2043 2044 2045
	MISC_MCELOG_MINOR,
	"mcelog",
	&mce_chrdev_ops,
};

2046 2047 2048
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
2049
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
2065
/*
2066 2067
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
2068
 * mce=no_lmce Disables LMCE
2069 2070
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
2071 2072 2073
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
2074 2075
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
2076
 * mce=bios_cmci_threshold Don't program the CMCI threshold
2077
 * mce=recovery force enable memcpy_mcsafe()
H
Hidetoshi Seto 已提交
2078
 */
L
Linus Torvalds 已提交
2079 2080
static int __init mcheck_enable(char *str)
{
2081 2082
	struct mca_config *cfg = &mca_cfg;

2083
	if (*str == 0) {
2084
		enable_p5_mce();
2085 2086
		return 1;
	}
2087 2088
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
2089
	if (!strcmp(str, "off"))
2090
		cfg->disabled = true;
2091
	else if (!strcmp(str, "no_cmci"))
2092
		cfg->cmci_disabled = true;
2093 2094
	else if (!strcmp(str, "no_lmce"))
		cfg->lmce_disabled = true;
2095
	else if (!strcmp(str, "dont_log_ce"))
2096
		cfg->dont_log_ce = true;
2097
	else if (!strcmp(str, "ignore_ce"))
2098
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
2099
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
2100
		cfg->bootlog = (str[0] == 'b');
2101
	else if (!strcmp(str, "bios_cmci_threshold"))
2102
		cfg->bios_cmci_threshold = true;
2103 2104
	else if (!strcmp(str, "recovery"))
		cfg->recovery = true;
2105
	else if (isdigit(str[0])) {
2106
		if (get_option(&str, &cfg->tolerant) == 2)
2107
			get_option(&str, &(cfg->monarch_timeout));
2108
	} else {
2109
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
2110 2111
		return 0;
	}
2112
	return 1;
L
Linus Torvalds 已提交
2113
}
2114
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
2115

2116
int __init mcheck_init(void)
2117
{
2118
	mcheck_intel_therm_init();
2119
	mce_register_decode_chain(&mce_srao_nb);
2120
	mcheck_vendor_init_severity();
2121

2122 2123 2124
	INIT_WORK(&mce_work, mce_process_work);
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

2125 2126 2127
	return 0;
}

2128
/*
2129
 * mce_syscore: PM support
2130
 */
L
Linus Torvalds 已提交
2131

2132 2133 2134 2135
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
2136
static void mce_disable_error_reporting(void)
2137 2138 2139
{
	int i;

2140
	for (i = 0; i < mca_cfg.banks; i++) {
2141
		struct mce_bank *b = &mce_banks[i];
2142

2143
		if (b->init)
2144
			wrmsrl(msr_ops.ctl(i), 0);
2145
	}
2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
	 * Don't clear on Intel CPUs. Some of these MSRs are socket-wide.
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		return;

	mce_disable_error_reporting();
2161 2162
}

2163
static int mce_syscore_suspend(void)
2164
{
2165 2166
	vendor_disable_error_reporting();
	return 0;
2167 2168
}

2169
static void mce_syscore_shutdown(void)
2170
{
2171
	vendor_disable_error_reporting();
2172 2173
}

I
Ingo Molnar 已提交
2174 2175 2176 2177 2178
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2179
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2180
{
2181
	__mcheck_cpu_init_generic();
2182
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
2183
	__mcheck_cpu_init_clear_banks();
L
Linus Torvalds 已提交
2184 2185
}

2186
static struct syscore_ops mce_syscore_ops = {
2187 2188 2189
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2190 2191
};

2192
/*
2193
 * mce_device: Sysfs support
2194 2195
 */

2196 2197
static void mce_cpu_restart(void *data)
{
2198
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2199
		return;
2200
	__mcheck_cpu_init_generic();
2201
	__mcheck_cpu_init_clear_banks();
2202
	__mcheck_cpu_init_timer();
2203 2204
}

L
Linus Torvalds 已提交
2205
/* Reinit MCEs after user configuration changes */
2206 2207
static void mce_restart(void)
{
2208
	mce_timer_delete_all();
2209
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2210 2211
}

2212
/* Toggle features for corrected errors */
2213
static void mce_disable_cmci(void *data)
2214
{
2215
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2216 2217 2218 2219 2220 2221
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2222
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2223 2224 2225 2226
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2227
		__mcheck_cpu_init_timer();
2228 2229
}

2230
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2231
	.name		= "machinecheck",
2232
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2233 2234
};

2235
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2236 2237

void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
L
Linus Torvalds 已提交
2238

2239
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2240 2241 2242
{
	return container_of(attr, struct mce_bank, attr);
}
2243

2244
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2245 2246
			 char *buf)
{
2247
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2248 2249
}

2250
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2251
			const char *buf, size_t size)
2252
{
H
Hidetoshi Seto 已提交
2253
	u64 new;
I
Ingo Molnar 已提交
2254

2255
	if (kstrtou64(buf, 0, &new) < 0)
2256
		return -EINVAL;
I
Ingo Molnar 已提交
2257

2258
	attr_to_bank(attr)->ctl = new;
2259
	mce_restart();
I
Ingo Molnar 已提交
2260

H
Hidetoshi Seto 已提交
2261
	return size;
2262
}
2263

I
Ingo Molnar 已提交
2264
static ssize_t
2265
show_trigger(struct device *s, struct device_attribute *attr, char *buf)
2266
{
2267
	strcpy(buf, mce_helper);
2268
	strcat(buf, "\n");
2269
	return strlen(mce_helper) + 1;
2270 2271
}

2272
static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
I
Ingo Molnar 已提交
2273
				const char *buf, size_t siz)
2274 2275
{
	char *p;
I
Ingo Molnar 已提交
2276

2277 2278 2279
	strncpy(mce_helper, buf, sizeof(mce_helper));
	mce_helper[sizeof(mce_helper)-1] = 0;
	p = strchr(mce_helper, '\n');
I
Ingo Molnar 已提交
2280

2281
	if (p)
I
Ingo Molnar 已提交
2282 2283
		*p = 0;

2284
	return strlen(mce_helper) + !!p;
2285 2286
}

2287 2288
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2289 2290 2291 2292
			     const char *buf, size_t size)
{
	u64 new;

2293
	if (kstrtou64(buf, 0, &new) < 0)
2294 2295
		return -EINVAL;

2296
	if (mca_cfg.ignore_ce ^ !!new) {
2297 2298
		if (new) {
			/* disable ce features */
2299 2300
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2301
			mca_cfg.ignore_ce = true;
2302 2303
		} else {
			/* enable ce features */
2304
			mca_cfg.ignore_ce = false;
2305 2306 2307 2308 2309 2310
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2311 2312
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2313 2314 2315 2316
				 const char *buf, size_t size)
{
	u64 new;

2317
	if (kstrtou64(buf, 0, &new) < 0)
2318 2319
		return -EINVAL;

2320
	if (mca_cfg.cmci_disabled ^ !!new) {
2321 2322
		if (new) {
			/* disable cmci */
2323
			on_each_cpu(mce_disable_cmci, NULL, 1);
2324
			mca_cfg.cmci_disabled = true;
2325 2326
		} else {
			/* enable cmci */
2327
			mca_cfg.cmci_disabled = false;
2328 2329 2330 2331 2332 2333
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2334 2335
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2336 2337
				      const char *buf, size_t size)
{
2338
	ssize_t ret = device_store_int(s, attr, buf, size);
2339 2340 2341 2342
	mce_restart();
	return ret;
}

2343
static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
2344
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2345
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2346
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2347

2348 2349
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2350 2351
	&check_interval
};
I
Ingo Molnar 已提交
2352

2353
static struct dev_ext_attribute dev_attr_ignore_ce = {
2354 2355
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2356 2357
};

2358
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2359 2360
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2361 2362
};

2363 2364 2365 2366 2367 2368 2369 2370
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
	&dev_attr_trigger,
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2371 2372
	NULL
};
L
Linus Torvalds 已提交
2373

2374
static cpumask_var_t mce_device_initialized;
2375

2376 2377 2378 2379 2380
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2381
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2382
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2383
{
2384
	struct device *dev;
L
Linus Torvalds 已提交
2385
	int err;
2386
	int i, j;
2387

A
Andreas Herrmann 已提交
2388
	if (!mce_available(&boot_cpu_data))
2389 2390
		return -EIO;

2391 2392 2393
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2394 2395
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2396
	dev->release = &mce_device_release;
2397

2398
	err = device_register(dev);
2399 2400
	if (err) {
		put_device(dev);
2401
		return err;
2402
	}
2403

2404 2405
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2406 2407 2408
		if (err)
			goto error;
	}
2409
	for (j = 0; j < mca_cfg.banks; j++) {
2410
		err = device_create_file(dev, &mce_banks[j].attr);
2411 2412 2413
		if (err)
			goto error2;
	}
2414
	cpumask_set_cpu(cpu, mce_device_initialized);
2415
	per_cpu(mce_device, cpu) = dev;
2416

2417
	return 0;
2418
error2:
2419
	while (--j >= 0)
2420
		device_remove_file(dev, &mce_banks[j].attr);
2421
error:
I
Ingo Molnar 已提交
2422
	while (--i >= 0)
2423
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2424

2425
	device_unregister(dev);
2426

2427 2428 2429
	return err;
}

2430
static void mce_device_remove(unsigned int cpu)
2431
{
2432
	struct device *dev = per_cpu(mce_device, cpu);
2433 2434
	int i;

2435
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2436 2437
		return;

2438 2439
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2440

2441
	for (i = 0; i < mca_cfg.banks; i++)
2442
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2443

2444 2445
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2446
	per_cpu(mce_device, cpu) = NULL;
2447 2448
}

2449
/* Make sure there are no machine checks on offlined CPUs. */
2450
static void mce_disable_cpu(void *h)
2451
{
A
Andi Kleen 已提交
2452
	unsigned long action = *(unsigned long *)h;
2453

2454
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2455
		return;
2456

A
Andi Kleen 已提交
2457 2458
	if (!(action & CPU_TASKS_FROZEN))
		cmci_clear();
2459

2460
	vendor_disable_error_reporting();
2461 2462
}

2463
static void mce_reenable_cpu(void *h)
2464
{
A
Andi Kleen 已提交
2465
	unsigned long action = *(unsigned long *)h;
I
Ingo Molnar 已提交
2466
	int i;
2467

2468
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2469
		return;
I
Ingo Molnar 已提交
2470

A
Andi Kleen 已提交
2471 2472
	if (!(action & CPU_TASKS_FROZEN))
		cmci_reenable();
2473
	for (i = 0; i < mca_cfg.banks; i++) {
2474
		struct mce_bank *b = &mce_banks[i];
2475

2476
		if (b->init)
2477
			wrmsrl(msr_ops.ctl(i), b->ctl);
2478
	}
2479 2480
}

2481
/* Get notified when a cpu comes on/off. Be hotplug friendly. */
2482
static int
I
Ingo Molnar 已提交
2483
mce_cpu_callback(struct notifier_block *nfb, unsigned long action, void *hcpu)
2484 2485
{
	unsigned int cpu = (unsigned long)hcpu;
2486
	struct timer_list *t = &per_cpu(mce_timer, cpu);
2487

2488
	switch (action & ~CPU_TASKS_FROZEN) {
2489
	case CPU_ONLINE:
2490
		mce_device_create(cpu);
2491 2492
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2493 2494
		break;
	case CPU_DEAD:
2495 2496
		if (threshold_cpu_callback)
			threshold_cpu_callback(action, cpu);
2497
		mce_device_remove(cpu);
C
Chen Gong 已提交
2498
		mce_intel_hcpu_update(cpu);
B
Borislav Petkov 已提交
2499 2500 2501 2502

		/* intentionally ignoring frozen here */
		if (!(action & CPU_TASKS_FROZEN))
			cmci_rediscover();
2503
		break;
2504
	case CPU_DOWN_PREPARE:
A
Andi Kleen 已提交
2505
		smp_call_function_single(cpu, mce_disable_cpu, &action, 1);
C
Chen Gong 已提交
2506
		del_timer_sync(t);
2507 2508
		break;
	case CPU_DOWN_FAILED:
A
Andi Kleen 已提交
2509
		smp_call_function_single(cpu, mce_reenable_cpu, &action, 1);
T
Thomas Gleixner 已提交
2510
		mce_start_timer(cpu, t);
A
Andi Kleen 已提交
2511
		break;
2512 2513
	}

2514
	return NOTIFY_OK;
2515 2516
}

2517
static struct notifier_block mce_cpu_notifier = {
2518 2519 2520
	.notifier_call = mce_cpu_callback,
};

2521
static __init void mce_init_banks(void)
2522 2523 2524
{
	int i;

2525
	for (i = 0; i < mca_cfg.banks; i++) {
2526
		struct mce_bank *b = &mce_banks[i];
2527
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2528

2529
		sysfs_attr_init(&a->attr);
2530 2531
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2532 2533 2534 2535

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2536 2537 2538
	}
}

2539
static __init int mcheck_init_device(void)
2540 2541 2542 2543
{
	int err;
	int i = 0;

2544 2545 2546 2547
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2548

2549 2550 2551 2552
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2553

2554
	mce_init_banks();
2555

2556
	err = subsys_system_register(&mce_subsys, NULL);
2557
	if (err)
2558
		goto err_out_mem;
2559

2560
	cpu_notifier_register_begin();
2561
	for_each_online_cpu(i) {
2562
		err = mce_device_create(i);
2563
		if (err) {
2564 2565 2566 2567 2568 2569
			/*
			 * Register notifier anyway (and do not unreg it) so
			 * that we don't leave undeleted timers, see notifier
			 * callback above.
			 */
			__register_hotcpu_notifier(&mce_cpu_notifier);
2570
			cpu_notifier_register_done();
2571
			goto err_device_create;
2572
		}
2573 2574
	}

2575 2576
	__register_hotcpu_notifier(&mce_cpu_notifier);
	cpu_notifier_register_done();
2577

2578 2579
	register_syscore_ops(&mce_syscore_ops);

2580
	/* register character device /dev/mcelog */
2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
	err = misc_register(&mce_chrdev_device);
	if (err)
		goto err_register;

	return 0;

err_register:
	unregister_syscore_ops(&mce_syscore_ops);

err_device_create:
	/*
	 * We didn't keep track of which devices were created above, but
	 * even if we had, the set of online cpus might have changed.
	 * Play safe and remove for every possible cpu, since
	 * mce_device_remove() will do the right thing.
	 */
	for_each_possible_cpu(i)
		mce_device_remove(i);

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
	pr_err("Unable to init device /dev/mcelog (rc: %d)\n", err);
I
Ingo Molnar 已提交
2605

L
Linus Torvalds 已提交
2606 2607
	return err;
}
2608
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2609

2610 2611 2612 2613 2614
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2615
	mca_cfg.disabled = true;
2616 2617 2618
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2619

2620 2621
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2622
{
2623
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2624

2625 2626
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2627

2628 2629
	return dmce;
}
I
Ingo Molnar 已提交
2630

2631 2632 2633
static void mce_reset(void)
{
	cpu_missing = 0;
2634
	atomic_set(&mce_fake_panicked, 0);
2635 2636 2637 2638
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2639

2640 2641 2642 2643
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2644 2645
}

2646
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2647
{
2648 2649 2650
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2651 2652
}

2653 2654
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2655

2656
static int __init mcheck_debugfs_init(void)
2657
{
2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2669
}
2670 2671
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2672
#endif
2673

2674 2675 2676
DEFINE_STATIC_KEY_FALSE(mcsafe_key);
EXPORT_SYMBOL_GPL(mcsafe_key);

2677 2678
static int __init mcheck_late_init(void)
{
2679 2680 2681
	if (mca_cfg.recovery)
		static_branch_inc(&mcsafe_key);

2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
	mcheck_debugfs_init();

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);