mce.c 56.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
19
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
20 21 22
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
23
#include <linux/string.h>
24
#include <linux/device.h>
25
#include <linux/syscore_ops.h>
26
#include <linux/delay.h>
27
#include <linux/ctype.h>
I
Ingo Molnar 已提交
28
#include <linux/sched.h>
29
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
30
#include <linux/types.h>
31
#include <linux/slab.h>
I
Ingo Molnar 已提交
32 33 34
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
35
#include <linux/nmi.h>
I
Ingo Molnar 已提交
36
#include <linux/cpu.h>
37
#include <linux/ras.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
44
#include <linux/jump_label.h>
I
Ingo Molnar 已提交
45

46
#include <asm/intel-family.h>
47
#include <asm/processor.h>
48
#include <asm/traps.h>
A
Andy Lutomirski 已提交
49
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
50 51
#include <asm/mce.h>
#include <asm/msr.h>
52
#include <asm/reboot.h>
53
#include <asm/set_memory.h>
L
Linus Torvalds 已提交
54

55
#include "mce-internal.h"
56

57
static DEFINE_MUTEX(mce_log_mutex);
58

59 60 61
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

62
#define SPINUNIT		100	/* 100ns */
63

64 65
DEFINE_PER_CPU(unsigned, mce_exception_count);

66
struct mce_bank *mce_banks __read_mostly;
67
struct mce_vendor_flags mce_flags __read_mostly;
68

69
struct mca_config mca_cfg __read_mostly = {
70
	.bootlog  = -1,
71 72 73 74 75 76 77
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
78 79
	.tolerant = 1,
	.monarch_timeout = -1
80 81
};

82
static DEFINE_PER_CPU(struct mce, mces_seen);
83 84
static unsigned long mce_need_notify;
static int cpu_missing;
85

86 87 88 89
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
90 91 92 93
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

94 95 96 97 98 99 100 101 102
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

103 104
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
105

106 107
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

108 109 110 111
#ifndef mce_unmap_kpfn
static void mce_unmap_kpfn(unsigned long pfn);
#endif

112 113 114 115
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
116
BLOCKING_NOTIFIER_HEAD(x86_mce_decoder_chain);
117

118 119 120 121
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
122
	m->cpu = m->extcpu = smp_processor_id();
123 124 125 126 127 128 129
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
130 131 132

	if (this_cpu_has(X86_FEATURE_INTEL_PPIN))
		rdmsrl(MSR_PPIN, m->ppin);
133 134
}

135 136 137
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

138
void mce_log(struct mce *m)
L
Linus Torvalds 已提交
139
{
140
	if (!mce_gen_pool_add(m))
141
		irq_work_queue(&mce_irq_work);
L
Linus Torvalds 已提交
142 143
}

144
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
145
{
146
	mutex_lock(&mce_log_mutex);
147
	mce_log(m);
148
	mutex_unlock(&mce_log_mutex);
B
Borislav Petkov 已提交
149
}
150
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
151

152
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
153

154 155 156 157 158 159
/*
 * We run the default notifier if we have only the SRAO, the first and the
 * default notifier registered. I.e., the mandatory NUM_DEFAULT_NOTIFIERS
 * notifiers registered on the chain.
 */
#define NUM_DEFAULT_NOTIFIERS	3
160 161
static atomic_t num_notifiers;

162 163
void mce_register_decode_chain(struct notifier_block *nb)
{
164
	if (WARN_ON(nb->priority > MCE_PRIO_MCELOG && nb->priority < MCE_PRIO_EDAC))
165
		return;
166

167
	atomic_inc(&num_notifiers);
168

169
	blocking_notifier_chain_register(&x86_mce_decoder_chain, nb);
170 171 172 173 174
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
175 176
	atomic_dec(&num_notifiers);

177
	blocking_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
178 179 180
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
static inline u32 ctl_reg(int bank)
{
	return MSR_IA32_MCx_CTL(bank);
}

static inline u32 status_reg(int bank)
{
	return MSR_IA32_MCx_STATUS(bank);
}

static inline u32 addr_reg(int bank)
{
	return MSR_IA32_MCx_ADDR(bank);
}

static inline u32 misc_reg(int bank)
{
	return MSR_IA32_MCx_MISC(bank);
}

static inline u32 smca_ctl_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_CTL(bank);
}

static inline u32 smca_status_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_STATUS(bank);
}

static inline u32 smca_addr_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_ADDR(bank);
}

static inline u32 smca_misc_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_MISC(bank);
}

struct mca_msr_regs msr_ops = {
	.ctl	= ctl_reg,
	.status	= status_reg,
	.addr	= addr_reg,
	.misc	= misc_reg
};

228
static void __print_mce(struct mce *m)
L
Linus Torvalds 已提交
229
{
230 231 232 233
	pr_emerg(HW_ERR "CPU %d: Machine Check%s: %Lx Bank %d: %016Lx\n",
		 m->extcpu,
		 (m->mcgstatus & MCG_STATUS_MCIP ? " Exception" : ""),
		 m->mcgstatus, m->bank, m->status);
234

235
	if (m->ip) {
H
Huang Ying 已提交
236
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
237
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
238
			m->cs, m->ip);
239

L
Linus Torvalds 已提交
240
		if (m->cs == __KERNEL_CS)
241
			pr_cont("{%pS}", (void *)(unsigned long)m->ip);
242
		pr_cont("\n");
L
Linus Torvalds 已提交
243
	}
244

H
Huang Ying 已提交
245
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
246
	if (m->addr)
247
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
248
	if (m->misc)
249
		pr_cont("MISC %llx ", m->misc);
250

251 252 253 254 255 256 257
	if (mce_flags.smca) {
		if (m->synd)
			pr_cont("SYND %llx ", m->synd);
		if (m->ipid)
			pr_cont("IPID %llx ", m->ipid);
	}

258
	pr_cont("\n");
259 260 261 262
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
263
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
264 265
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
266 267 268 269 270
}

static void print_mce(struct mce *m)
{
	__print_mce(m);
271
	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
272 273
}

274 275
#define PANIC_TIMEOUT 5 /* 5 seconds */

276
static atomic_t mce_panicked;
277

278
static int fake_panic;
279
static atomic_t mce_fake_panicked;
280

281 282 283 284
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
285

286 287 288 289
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
290
	if (panic_timeout == 0)
291
		panic_timeout = mca_cfg.panic_timeout;
292 293 294
	panic("Panicing machine check CPU died");
}

295
static void mce_panic(const char *msg, struct mce *final, char *exp)
296
{
297 298 299
	int apei_err = 0;
	struct llist_node *pending;
	struct mce_evt_llist *l;
300

301 302 303 304
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
305
		if (atomic_inc_return(&mce_panicked) > 1)
306 307
			wait_for_panic();
		barrier();
308

309 310 311 312
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
313
		if (atomic_inc_return(&mce_fake_panicked) > 1)
314 315
			return;
	}
316
	pending = mce_gen_pool_prepare_records();
317
	/* First print corrected ones that are still unlogged */
318 319
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
320
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
321
			print_mce(m);
322 323 324
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
325 326
	}
	/* Now print uncorrected but with the final one last */
327 328
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
H
Hidetoshi Seto 已提交
329 330
		if (!(m->status & MCI_STATUS_UC))
			continue;
331
		if (!final || mce_cmp(m, final)) {
H
Hidetoshi Seto 已提交
332
			print_mce(m);
333 334 335
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
336
	}
337
	if (final) {
H
Hidetoshi Seto 已提交
338
		print_mce(final);
339 340 341
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
342
	if (cpu_missing)
H
Huang Ying 已提交
343
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
344
	if (exp)
H
Huang Ying 已提交
345
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
346 347
	if (!fake_panic) {
		if (panic_timeout == 0)
348
			panic_timeout = mca_cfg.panic_timeout;
349 350
		panic(msg);
	} else
H
Huang Ying 已提交
351
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
352
}
L
Linus Torvalds 已提交
353

354 355 356 357
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
358
	unsigned bank = __this_cpu_read(injectm.bank);
359

360
	if (msr == mca_cfg.rip_msr)
361
		return offsetof(struct mce, ip);
362
	if (msr == msr_ops.status(bank))
363
		return offsetof(struct mce, status);
364
	if (msr == msr_ops.addr(bank))
365
		return offsetof(struct mce, addr);
366
	if (msr == msr_ops.misc(bank))
367 368 369 370 371 372
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

373 374 375 376
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
377

T
Tejun Heo 已提交
378
	if (__this_cpu_read(injectm.finished)) {
379
		int offset = msr_to_offset(msr);
380

381 382
		if (offset < 0)
			return 0;
383
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
384
	}
385 386

	if (rdmsrl_safe(msr, &v)) {
387
		WARN_ONCE(1, "mce: Unable to read MSR 0x%x!\n", msr);
388 389 390 391 392 393 394 395
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

396 397 398 399 400
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
401
	if (__this_cpu_read(injectm.finished)) {
402
		int offset = msr_to_offset(msr);
403

404
		if (offset >= 0)
405
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
406 407
		return;
	}
408 409 410
	wrmsrl(msr, v);
}

411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
429 430 431 432 433 434 435 436

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
437 438
		}
		/* Use accurate RIP reporting if available. */
439 440
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
441 442 443
	}
}

A
Andi Kleen 已提交
444
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
445
{
446
	if (mca_cfg.disabled)
447
		return 0;
448
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
449 450
}

451 452
static void mce_schedule_work(void)
{
453
	if (!mce_gen_pool_empty())
454
		schedule_work(&mce_work);
455 456
}

457
static void mce_irq_work_cb(struct irq_work *entry)
458
{
459
	mce_schedule_work();
460 461 462 463 464
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
465
		mce_notify_irq();
466 467 468 469 470 471 472
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
473 474 475
		return;
	}

476
	irq_work_queue(&mce_irq_work);
477 478
}

479 480 481 482 483 484 485 486
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
 * parser). So only support physical addresses up to page granuality for now.
 */
static int mce_usable_address(struct mce *m)
{
487
	if (!(m->status & MCI_STATUS_ADDRV))
488 489 490 491 492 493
		return 0;

	/* Checks after this one are Intel-specific: */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 1;

494 495 496
	if (!(m->status & MCI_STATUS_MISCV))
		return 0;

497 498
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
		return 0;
499

500 501
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
		return 0;
502

503 504 505
	return 1;
}

B
Borislav Petkov 已提交
506
bool mce_is_memory_error(struct mce *m)
507
{
B
Borislav Petkov 已提交
508
	if (m->cpuvendor == X86_VENDOR_AMD) {
509
		return amd_mce_is_memory_error(m);
510

B
Borislav Petkov 已提交
511
	} else if (m->cpuvendor == X86_VENDOR_INTEL) {
512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}
B
Borislav Petkov 已提交
532
EXPORT_SYMBOL_GPL(mce_is_memory_error);
533

534 535 536 537 538 539 540 541 542 543 544
static bool mce_is_correctable(struct mce *m)
{
	if (m->cpuvendor == X86_VENDOR_AMD && m->status & MCI_STATUS_DEFERRED)
		return false;

	if (m->status & MCI_STATUS_UC)
		return false;

	return true;
}

545 546 547 548 549 550
static bool cec_add_mce(struct mce *m)
{
	if (!m)
		return false;

	/* We eat only correctable DRAM errors with usable addresses. */
B
Borislav Petkov 已提交
551
	if (mce_is_memory_error(m) &&
552
	    mce_is_correctable(m)  &&
553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
	    mce_usable_address(m))
		if (!cec_add_elem(m->addr >> PAGE_SHIFT))
			return true;

	return false;
}

static int mce_first_notifier(struct notifier_block *nb, unsigned long val,
			      void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

	if (cec_add_mce(m))
		return NOTIFY_STOP;

	/* Emit the trace record: */
	trace_mce_record(m);

	set_bit(0, &mce_need_notify);

	mce_notify_irq();

	return NOTIFY_DONE;
}

static struct notifier_block first_nb = {
	.notifier_call	= mce_first_notifier,
	.priority	= MCE_PRIO_FIRST,
};

586 587 588 589 590 591 592 593 594
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

B
Borislav Petkov 已提交
595
	if (mce_usable_address(mce) && (mce->severity == MCE_AO_SEVERITY)) {
596
		pfn = mce->addr >> PAGE_SHIFT;
597 598
		if (!memory_failure(pfn, 0))
			mce_unmap_kpfn(pfn);
599 600 601
	}

	return NOTIFY_OK;
602
}
603 604
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
605
	.priority	= MCE_PRIO_SRAO,
606
};
607

608 609 610 611 612 613 614 615
static int mce_default_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

616
	if (atomic_read(&num_notifiers) > NUM_DEFAULT_NOTIFIERS)
617 618
		return NOTIFY_DONE;

619 620 621 622 623 624 625 626
	__print_mce(m);

	return NOTIFY_DONE;
}

static struct notifier_block mce_default_nb = {
	.notifier_call	= mce_default_notifier,
	/* lowest prio, we want it to run last. */
627
	.priority	= MCE_PRIO_LOWEST,
628 629
};

630 631 632 633 634 635
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
636
		m->misc = mce_rdmsrl(msr_ops.misc(i));
637

638
	if (m->status & MCI_STATUS_ADDRV) {
639
		m->addr = mce_rdmsrl(msr_ops.addr(i));
640 641 642 643

		/*
		 * Mask the reported address by the reported granularity.
		 */
644
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
645 646 647 648
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
649 650 651 652 653 654 655 656 657 658

		/*
		 * Extract [55:<lsb>] where lsb is the least significant
		 * *valid* bit of the address bits.
		 */
		if (mce_flags.smca) {
			u8 lsb = (m->addr >> 56) & 0x3f;

			m->addr &= GENMASK_ULL(55, lsb);
		}
659
	}
660

661 662 663 664 665 666
	if (mce_flags.smca) {
		m->ipid = mce_rdmsrl(MSR_AMD64_SMCA_MCx_IPID(i));

		if (m->status & MCI_STATUS_SYNDV)
			m->synd = mce_rdmsrl(MSR_AMD64_SMCA_MCx_SYND(i));
	}
667 668
}

669 670
DEFINE_PER_CPU(unsigned, mce_poll_count);

671
/*
672 673 674 675
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
676 677 678 679 680 681 682 683 684
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
685
 */
686
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
687
{
688
	bool error_seen = false;
689 690 691
	struct mce m;
	int i;

692
	this_cpu_inc(mce_poll_count);
693

694
	mce_gather_info(&m, NULL);
695

696 697
	if (flags & MCP_TIMESTAMP)
		m.tsc = rdtsc();
698

699
	for (i = 0; i < mca_cfg.banks; i++) {
700
		if (!mce_banks[i].ctl || !test_bit(i, *b))
701 702 703 704 705 706 707
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;

		barrier();
708
		m.status = mce_rdmsrl(msr_ops.status(i));
709 710 711 712
		if (!(m.status & MCI_STATUS_VAL))
			continue;

		/*
A
Andi Kleen 已提交
713 714
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
715 716 717
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
718
		if (!(flags & MCP_UC) &&
719
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
720 721
			continue;

722 723
		error_seen = true;

724
		mce_read_aux(&m, i);
725

726
		m.severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);
727

728 729 730 731
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
732
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
733
			mce_log(&m);
B
Borislav Petkov 已提交
734
		else if (mce_usable_address(&m)) {
735 736 737 738 739 740 741
			/*
			 * Although we skipped logging this, we still want
			 * to take action. Add to the pool so the registered
			 * notifiers will see it.
			 */
			if (!mce_gen_pool_add(&m))
				mce_schedule_work();
742
		}
743 744 745 746

		/*
		 * Clear state for this bank.
		 */
747
		mce_wrmsrl(msr_ops.status(i), 0);
748 749 750 751 752 753
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
754 755

	sync_core();
756

757
	return error_seen;
758
}
759
EXPORT_SYMBOL_GPL(machine_check_poll);
760

761 762 763 764
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
765 766
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
767
{
768
	int i, ret = 0;
769
	char *tmp;
770

771
	for (i = 0; i < mca_cfg.banks; i++) {
772
		m->status = mce_rdmsrl(msr_ops.status(i));
773
		if (m->status & MCI_STATUS_VAL) {
774
			__set_bit(i, validp);
775 776 777
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
778 779 780

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
			*msg = tmp;
781
			ret = 1;
782
		}
783
	}
784
	return ret;
785 786
}

787 788 789 790 791 792 793 794 795 796 797 798 799 800
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
801
static int mce_timed_out(u64 *t, const char *msg)
802 803 804 805 806 807 808 809
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
810
	if (atomic_read(&mce_panicked))
811
		wait_for_panic();
812
	if (!mca_cfg.monarch_timeout)
813 814
		goto out;
	if ((s64)*t < SPINUNIT) {
815
		if (mca_cfg.tolerant <= 1)
816
			mce_panic(msg, NULL, NULL);
817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
838
 * Also this detects the case of a machine check event coming from outer
839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
864 865
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
866
					    &nmsg, true);
867 868 869 870 871 872 873 874 875 876 877 878
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
879
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
880
		mce_panic("Fatal machine check", m, msg);
881 882 883 884 885 886 887 888 889 890 891

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
892
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
893
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
912
static int mce_start(int *no_way_out)
913
{
H
Hidetoshi Seto 已提交
914
	int order;
915
	int cpus = num_online_cpus();
916
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
917

H
Hidetoshi Seto 已提交
918 919
	if (!timeout)
		return -1;
920

H
Hidetoshi Seto 已提交
921
	atomic_add(*no_way_out, &global_nwo);
922
	/*
923 924
	 * Rely on the implied barrier below, such that global_nwo
	 * is updated before mce_callin.
925
	 */
926
	order = atomic_inc_return(&mce_callin);
927 928 929 930 931

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
932 933
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
934
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
935
			return -1;
936 937 938 939
		}
		ndelay(SPINUNIT);
	}

940 941 942 943
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
944

H
Hidetoshi Seto 已提交
945 946 947 948
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
949
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
950 951 952 953 954 955 956 957
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
958 959
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
960 961 962 963 964
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
965 966 967
	}

	/*
H
Hidetoshi Seto 已提交
968
	 * Cache the global no_way_out state.
969
	 */
H
Hidetoshi Seto 已提交
970 971 972
	*no_way_out = atomic_read(&global_nwo);

	return order;
973 974 975 976 977 978 979 980 981
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
982
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
1003 1004
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
1017 1018
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

static void mce_clear_state(unsigned long *toclear)
{
	int i;

1048
	for (i = 0; i < mca_cfg.banks; i++) {
1049
		if (test_bit(i, toclear))
1050
			mce_wrmsrl(msr_ops.status(i), 0);
1051 1052 1053
	}
}

1054 1055 1056 1057 1058 1059 1060 1061
static int do_memory_failure(struct mce *m)
{
	int flags = MF_ACTION_REQUIRED;
	int ret;

	pr_err("Uncorrected hardware memory error in user-access at %llx", m->addr);
	if (!(m->mcgstatus & MCG_STATUS_RIPV))
		flags |= MF_MUST_KILL;
1062
	ret = memory_failure(m->addr >> PAGE_SHIFT, flags);
1063 1064
	if (ret)
		pr_err("Memory error not recovered");
1065 1066
	else
		mce_unmap_kpfn(m->addr >> PAGE_SHIFT);
1067 1068 1069
	return ret;
}

1070 1071
#ifndef mce_unmap_kpfn
static void mce_unmap_kpfn(unsigned long pfn)
1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
{
	unsigned long decoy_addr;

	/*
	 * Unmap this page from the kernel 1:1 mappings to make sure
	 * we don't log more errors because of speculative access to
	 * the page.
	 * We would like to just call:
	 *	set_memory_np((unsigned long)pfn_to_kaddr(pfn), 1);
	 * but doing that would radically increase the odds of a
1082
	 * speculative access to the poison page because we'd have
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
	 * the virtual address of the kernel 1:1 mapping sitting
	 * around in registers.
	 * Instead we get tricky.  We create a non-canonical address
	 * that looks just like the one we want, but has bit 63 flipped.
	 * This relies on set_memory_np() not checking whether we passed
	 * a legal address.
	 */

/*
 * Build time check to see if we have a spare virtual bit. Don't want
 * to leave this until run time because most developers don't have a
 * system that can exercise this code path. This will only become a
 * problem if/when we move beyond 5-level page tables.
 *
 * Hard code "9" here because cpp doesn't grok ilog2(PTRS_PER_PGD)
 */
#if PGDIR_SHIFT + 9 < 63
	decoy_addr = (pfn << PAGE_SHIFT) + (PAGE_OFFSET ^ BIT(63));
#else
#error "no unused virtual bit available"
#endif

	if (set_memory_np(decoy_addr, 1))
		pr_warn("Could not invalidate pfn=0x%lx from 1:1 map\n", pfn);
}
#endif

1110 1111 1112 1113 1114 1115 1116
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1117 1118 1119 1120
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1121
 */
I
Ingo Molnar 已提交
1122
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1123
{
1124
	struct mca_config *cfg = &mca_cfg;
1125
	struct mce m, *final;
L
Linus Torvalds 已提交
1126
	int i;
1127 1128
	int worst = 0;
	int severity;
1129

1130 1131 1132 1133
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
1134
	int order = -1;
1135 1136
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1137
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1138 1139 1140 1141 1142 1143 1144
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1145
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1146
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1147
	char *msg = "Unknown";
1148 1149 1150 1151 1152 1153

	/*
	 * MCEs are always local on AMD. Same is determined by MCG_STATUS_LMCES
	 * on Intel.
	 */
	int lmce = 1;
1154
	int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1155

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
	/*
	 * Cases where we avoid rendezvous handler timeout:
	 * 1) If this CPU is offline.
	 *
	 * 2) If crashing_cpu was set, e.g. we're entering kdump and we need to
	 *  skip those CPUs which remain looping in the 1st kernel - see
	 *  crash_nmi_callback().
	 *
	 * Note: there still is a small window between kexec-ing and the new,
	 * kdump kernel establishing a new #MC handler where a broadcasted MCE
	 * might not get handled properly.
	 */
	if (cpu_is_offline(cpu) ||
	    (crashing_cpu != -1 && crashing_cpu != cpu)) {
1170 1171 1172 1173 1174 1175 1176 1177 1178
		u64 mcgstatus;

		mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
		if (mcgstatus & MCG_STATUS_RIPV) {
			mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
			return;
		}
	}

1179
	ist_enter(regs);
1180

1181
	this_cpu_inc(mce_exception_count);
1182

1183
	if (!cfg->banks)
1184
		goto out;
L
Linus Torvalds 已提交
1185

1186
	mce_gather_info(&m, regs);
1187
	m.tsc = rdtsc();
1188

1189
	final = this_cpu_ptr(&mces_seen);
1190 1191
	*final = m;

1192
	memset(valid_banks, 0, sizeof(valid_banks));
1193
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1194

L
Linus Torvalds 已提交
1195 1196
	barrier();

A
Andi Kleen 已提交
1197
	/*
1198 1199 1200
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1201 1202 1203 1204
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1205
	/*
1206 1207
	 * Check if this MCE is signaled to only this logical processor,
	 * on Intel only.
1208
	 */
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
	if (m.cpuvendor == X86_VENDOR_INTEL)
		lmce = m.mcgstatus & MCG_STATUS_LMCES;

	/*
	 * Go through all banks in exclusion of the other CPUs. This way we
	 * don't report duplicated events on shared banks because the first one
	 * to see it will clear it. If this is a Local MCE, then no need to
	 * perform rendezvous.
	 */
	if (!lmce)
A
Ashok Raj 已提交
1219 1220
		order = mce_start(&no_way_out);

1221
	for (i = 0; i < cfg->banks; i++) {
1222
		__clear_bit(i, toclear);
1223 1224
		if (!test_bit(i, valid_banks))
			continue;
1225
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1226
			continue;
1227 1228

		m.misc = 0;
L
Linus Torvalds 已提交
1229 1230 1231
		m.addr = 0;
		m.bank = i;

1232
		m.status = mce_rdmsrl(msr_ops.status(i));
L
Linus Torvalds 已提交
1233 1234 1235
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1236
		/*
A
Andi Kleen 已提交
1237 1238
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1239
		 */
1240
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1241
			!no_way_out)
1242 1243 1244 1245 1246
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1247
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1248

1249
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1250

A
Andi Kleen 已提交
1251
		/*
1252 1253
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1254
		 */
1255 1256
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1257 1258 1259
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1260 1261 1262 1263 1264
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1265 1266
		}

1267
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1268

1269 1270
		/* assuming valid severity level != 0 */
		m.severity = severity;
1271

1272
		mce_log(&m);
L
Linus Torvalds 已提交
1273

1274 1275 1276
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1277 1278 1279
		}
	}

1280 1281 1282
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1283 1284 1285
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1286
	/*
1287 1288
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1289
	 */
A
Ashok Raj 已提交
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
		 * Local MCE skipped calling mce_reign()
		 * If we found a fatal error, we need to panic here.
		 */
		 if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
			mce_panic("Machine check from unknown source",
				NULL, NULL);
	}
1302 1303

	/*
1304 1305
	 * If tolerant is at an insane level we drop requests to kill
	 * processes and continue even when there is no way out.
1306
	 */
1307 1308 1309 1310
	if (cfg->tolerant == 3)
		kill_it = 0;
	else if (no_way_out)
		mce_panic("Fatal machine check on current CPU", &m, msg);
1311

1312 1313
	if (worst > 0)
		mce_report_event(regs);
1314
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1315
out:
1316
	sync_core();
1317

1318 1319
	if (worst != MCE_AR_SEVERITY && !kill_it)
		goto out_ist;
1320

1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332
	/* Fault was in user mode and we need to take some action */
	if ((m.cs & 3) == 3) {
		ist_begin_non_atomic(regs);
		local_irq_enable();

		if (kill_it || do_memory_failure(&m))
			force_sig(SIGBUS, current);
		local_irq_disable();
		ist_end_non_atomic();
	} else {
		if (!fixup_exception(regs, X86_TRAP_MC))
			mce_panic("Failed kernel mode recovery", &m, NULL);
1333
	}
1334 1335

out_ist:
1336
	ist_exit(regs);
L
Linus Torvalds 已提交
1337
}
1338
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1339

1340
#ifndef CONFIG_MEMORY_FAILURE
1341
int memory_failure(unsigned long pfn, int flags)
1342
{
1343 1344
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1345 1346 1347
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1348 1349

	return 0;
1350
}
1351
#endif
1352

L
Linus Torvalds 已提交
1353
/*
1354 1355 1356
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1357
 */
1358
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1359

T
Thomas Gleixner 已提交
1360
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1361
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1362

C
Chen Gong 已提交
1363 1364 1365 1366 1367
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1368
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1369

1370
static void __start_timer(struct timer_list *t, unsigned long interval)
1371
{
1372 1373
	unsigned long when = jiffies + interval;
	unsigned long flags;
1374

1375
	local_irq_save(flags);
1376

1377 1378
	if (!timer_pending(t) || time_before(when, t->expires))
		mod_timer(t, round_jiffies(when));
1379 1380

	local_irq_restore(flags);
1381 1382
}

1383
static void mce_timer_fn(struct timer_list *t)
L
Linus Torvalds 已提交
1384
{
1385
	struct timer_list *cpu_t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1386
	unsigned long iv;
1387

1388
	WARN_ON(cpu_t != t);
1389 1390

	iv = __this_cpu_read(mce_next_interval);
1391

1392
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1393
		machine_check_poll(0, this_cpu_ptr(&mce_poll_banks));
1394 1395 1396 1397 1398

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1399
	}
L
Linus Torvalds 已提交
1400 1401

	/*
1402 1403
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1404
	 */
1405
	if (mce_notify_irq())
1406
		iv = max(iv / 2, (unsigned long) HZ/100);
1407
	else
T
Thomas Gleixner 已提交
1408
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1409 1410

done:
T
Thomas Gleixner 已提交
1411
	__this_cpu_write(mce_next_interval, iv);
1412
	__start_timer(t, iv);
C
Chen Gong 已提交
1413
}
1414

C
Chen Gong 已提交
1415 1416 1417 1418 1419
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1420
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1421 1422
	unsigned long iv = __this_cpu_read(mce_next_interval);

1423
	__start_timer(t, interval);
1424

C
Chen Gong 已提交
1425 1426
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1427 1428
}

1429 1430 1431 1432 1433 1434 1435 1436 1437
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1438
/*
1439 1440 1441
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1442
 */
1443
int mce_notify_irq(void)
1444
{
1445 1446 1447
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1448
	if (test_and_clear_bit(0, &mce_need_notify)) {
1449
		mce_work_trigger();
1450

1451
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1452
			pr_info(HW_ERR "Machine check events logged\n");
1453 1454

		return 1;
L
Linus Torvalds 已提交
1455
	}
1456 1457
	return 0;
}
1458
EXPORT_SYMBOL_GPL(mce_notify_irq);
1459

1460
static int __mcheck_cpu_mce_banks_init(void)
1461 1462
{
	int i;
1463
	u8 num_banks = mca_cfg.banks;
1464

1465
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1466 1467
	if (!mce_banks)
		return -ENOMEM;
1468 1469

	for (i = 0; i < num_banks; i++) {
1470
		struct mce_bank *b = &mce_banks[i];
1471

1472 1473 1474 1475 1476 1477
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1478
/*
L
Linus Torvalds 已提交
1479 1480
 * Initialize Machine Checks for a CPU.
 */
1481
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1482
{
1483
	unsigned b;
I
Ingo Molnar 已提交
1484
	u64 cap;
L
Linus Torvalds 已提交
1485 1486

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1487 1488

	b = cap & MCG_BANKCNT_MASK;
1489
	if (!mca_cfg.banks)
1490
		pr_info("CPU supports %d MCE banks\n", b);
1491

1492
	if (b > MAX_NR_BANKS) {
1493
		pr_warn("Using only %u machine check banks out of %u\n",
1494 1495 1496 1497 1498
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1499 1500 1501
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1502
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1503
		int err = __mcheck_cpu_mce_banks_init();
1504

1505 1506
		if (err)
			return err;
L
Linus Torvalds 已提交
1507
	}
1508

1509
	/* Use accurate RIP reporting if available. */
1510
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1511
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1512

A
Andi Kleen 已提交
1513
	if (cap & MCG_SER_P)
1514
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1515

1516 1517 1518
	return 0;
}

1519
static void __mcheck_cpu_init_generic(void)
1520
{
1521
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1522
	mce_banks_t all_banks;
1523 1524
	u64 cap;

1525 1526 1527
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1528 1529 1530
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1531
	bitmap_fill(all_banks, MAX_NR_BANKS);
1532
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1533

A
Andy Lutomirski 已提交
1534
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1535

1536
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1537 1538
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1539 1540 1541 1542 1543
}

static void __mcheck_cpu_init_clear_banks(void)
{
	int i;
L
Linus Torvalds 已提交
1544

1545
	for (i = 0; i < mca_cfg.banks; i++) {
1546
		struct mce_bank *b = &mce_banks[i];
1547

1548
		if (!b->init)
1549
			continue;
1550 1551
		wrmsrl(msr_ops.ctl(i), b->ctl);
		wrmsrl(msr_ops.status(i), 0);
1552
	}
L
Linus Torvalds 已提交
1553 1554
}

1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1583
/* Add per CPU specific workarounds here */
1584
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1585
{
1586 1587
	struct mca_config *cfg = &mca_cfg;

1588
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1589
		pr_info("unknown CPU type - not enabling MCE support\n");
1590 1591 1592
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1593
	/* This should be disabled by the BIOS, but isn't always */
1594
	if (c->x86_vendor == X86_VENDOR_AMD) {
1595
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1596 1597 1598 1599 1600
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1601
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1602
		}
1603
		if (c->x86 < 0x11 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1604 1605 1606 1607
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1608
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1609
		}
1610 1611 1612 1613
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1614
		if (c->x86 == 6 && cfg->banks > 0)
1615
			mce_banks[0].ctl = 0;
1616

1617 1618 1619 1620 1621 1622 1623
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1624 1625 1626 1627 1628 1629 1630 1631 1632 1633
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1634 1635
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1636
			};
1637

1638
			rdmsrl(MSR_K7_HWCR, hwcr);
1639

1640 1641
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1642

1643 1644
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1645

1646 1647 1648
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1649

1650 1651 1652 1653
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1654
	}
1655

1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1666
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1667
			mce_banks[0].init = 0;
1668 1669 1670 1671 1672 1673

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1674 1675
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1676

1677 1678 1679 1680
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1681 1682
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1683 1684 1685

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1686
	}
1687 1688 1689
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1690
		cfg->panic_timeout = 30;
1691 1692

	return 0;
1693
}
L
Linus Torvalds 已提交
1694

1695
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1696 1697
{
	if (c->x86 != 5)
1698 1699
		return 0;

1700 1701
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1702
		intel_p5_mcheck_init(c);
1703
		return 1;
1704 1705 1706
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1707
		return 1;
1708
		break;
1709 1710
	default:
		return 0;
1711
	}
1712 1713

	return 0;
1714 1715
}

1716 1717 1718 1719
/*
 * Init basic CPU features needed for early decoding of MCEs.
 */
static void __mcheck_cpu_init_early(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1720
{
1721
	if (c->x86_vendor == X86_VENDOR_AMD) {
1722 1723 1724
		mce_flags.overflow_recov = !!cpu_has(c, X86_FEATURE_OVERFLOW_RECOV);
		mce_flags.succor	 = !!cpu_has(c, X86_FEATURE_SUCCOR);
		mce_flags.smca		 = !!cpu_has(c, X86_FEATURE_SMCA);
1725 1726 1727 1728 1729 1730 1731

		if (mce_flags.smca) {
			msr_ops.ctl	= smca_ctl_reg;
			msr_ops.status	= smca_status_reg;
			msr_ops.addr	= smca_addr_reg;
			msr_ops.misc	= smca_misc_reg;
		}
1732 1733
	}
}
1734

1735 1736 1737 1738 1739 1740 1741
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
		mce_adjust_timer = cmci_intel_adjust_timer;
		break;
1742

1743 1744
	case X86_VENDOR_AMD: {
		mce_amd_feature_init(c);
1745
		break;
1746 1747
		}

L
Linus Torvalds 已提交
1748 1749 1750 1751 1752
	default:
		break;
	}
}

1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

1764
static void mce_start_timer(struct timer_list *t)
1765
{
1766
	unsigned long iv = check_interval * HZ;
1767

1768
	if (mca_cfg.ignore_ce || !iv)
1769 1770
		return;

1771 1772
	this_cpu_write(mce_next_interval, iv);
	__start_timer(t, iv);
1773 1774
}

1775 1776 1777 1778
static void __mcheck_cpu_setup_timer(void)
{
	struct timer_list *t = this_cpu_ptr(&mce_timer);

1779
	timer_setup(t, mce_timer_fn, TIMER_PINNED);
1780 1781
}

T
Thomas Gleixner 已提交
1782 1783
static void __mcheck_cpu_init_timer(void)
{
1784
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1785

1786
	timer_setup(t, mce_timer_fn, TIMER_PINNED);
1787
	mce_start_timer(t);
T
Thomas Gleixner 已提交
1788 1789
}

A
Andi Kleen 已提交
1790 1791 1792
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1793
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1794 1795 1796 1797 1798 1799 1800
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1801 1802 1803 1804 1805
dotraplinkage void do_mce(struct pt_regs *regs, long error_code)
{
	machine_check_vector(regs, error_code);
}

1806
/*
L
Linus Torvalds 已提交
1807
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1808
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1809
 */
1810
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1811
{
1812
	if (mca_cfg.disabled)
1813 1814
		return;

1815 1816
	if (__mcheck_cpu_ancient_init(c))
		return;
1817

1818
	if (!mce_available(c))
L
Linus Torvalds 已提交
1819 1820
		return;

1821
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1822
		mca_cfg.disabled = true;
1823 1824 1825
		return;
	}

1826 1827 1828 1829 1830 1831
	if (mce_gen_pool_init()) {
		mca_cfg.disabled = true;
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1832 1833
	machine_check_vector = do_machine_check;

1834
	__mcheck_cpu_init_early(c);
1835 1836
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
1837
	__mcheck_cpu_init_clear_banks();
1838
	__mcheck_cpu_setup_timer();
L
Linus Torvalds 已提交
1839 1840
}

1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1858 1859
}

1860 1861 1862
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
1863
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
1879
/*
1880 1881
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
1882
 * mce=no_lmce Disables LMCE
1883 1884
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1885 1886 1887
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
1888 1889
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD Fam10h
	and older.
H
Hidetoshi Seto 已提交
1890
 * mce=nobootlog Don't log MCEs from before booting.
1891
 * mce=bios_cmci_threshold Don't program the CMCI threshold
1892
 * mce=recovery force enable memcpy_mcsafe()
H
Hidetoshi Seto 已提交
1893
 */
L
Linus Torvalds 已提交
1894 1895
static int __init mcheck_enable(char *str)
{
1896 1897
	struct mca_config *cfg = &mca_cfg;

1898
	if (*str == 0) {
1899
		enable_p5_mce();
1900 1901
		return 1;
	}
1902 1903
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
1904
	if (!strcmp(str, "off"))
1905
		cfg->disabled = true;
1906
	else if (!strcmp(str, "no_cmci"))
1907
		cfg->cmci_disabled = true;
1908 1909
	else if (!strcmp(str, "no_lmce"))
		cfg->lmce_disabled = true;
1910
	else if (!strcmp(str, "dont_log_ce"))
1911
		cfg->dont_log_ce = true;
1912
	else if (!strcmp(str, "ignore_ce"))
1913
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
1914
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
1915
		cfg->bootlog = (str[0] == 'b');
1916
	else if (!strcmp(str, "bios_cmci_threshold"))
1917
		cfg->bios_cmci_threshold = true;
1918 1919
	else if (!strcmp(str, "recovery"))
		cfg->recovery = true;
1920
	else if (isdigit(str[0])) {
1921
		if (get_option(&str, &cfg->tolerant) == 2)
1922
			get_option(&str, &(cfg->monarch_timeout));
1923
	} else {
1924
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
1925 1926
		return 0;
	}
1927
	return 1;
L
Linus Torvalds 已提交
1928
}
1929
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
1930

1931
int __init mcheck_init(void)
1932
{
1933
	mcheck_intel_therm_init();
1934
	mce_register_decode_chain(&first_nb);
1935
	mce_register_decode_chain(&mce_srao_nb);
1936
	mce_register_decode_chain(&mce_default_nb);
1937
	mcheck_vendor_init_severity();
1938

1939
	INIT_WORK(&mce_work, mce_gen_pool_process);
1940 1941
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

1942 1943 1944
	return 0;
}

1945
/*
1946
 * mce_syscore: PM support
1947
 */
L
Linus Torvalds 已提交
1948

1949 1950 1951 1952
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
1953
static void mce_disable_error_reporting(void)
1954 1955 1956
{
	int i;

1957
	for (i = 0; i < mca_cfg.banks; i++) {
1958
		struct mce_bank *b = &mce_banks[i];
1959

1960
		if (b->init)
1961
			wrmsrl(msr_ops.ctl(i), 0);
1962
	}
1963 1964 1965 1966 1967 1968
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
1969
	 * Don't clear on Intel or AMD CPUs. Some of these MSRs are socket-wide.
1970 1971 1972 1973
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
1974 1975
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL ||
	    boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
1976 1977 1978
		return;

	mce_disable_error_reporting();
1979 1980
}

1981
static int mce_syscore_suspend(void)
1982
{
1983 1984
	vendor_disable_error_reporting();
	return 0;
1985 1986
}

1987
static void mce_syscore_shutdown(void)
1988
{
1989
	vendor_disable_error_reporting();
1990 1991
}

I
Ingo Molnar 已提交
1992 1993 1994 1995 1996
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
1997
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
1998
{
1999
	__mcheck_cpu_init_generic();
2000
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
2001
	__mcheck_cpu_init_clear_banks();
L
Linus Torvalds 已提交
2002 2003
}

2004
static struct syscore_ops mce_syscore_ops = {
2005 2006 2007
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2008 2009
};

2010
/*
2011
 * mce_device: Sysfs support
2012 2013
 */

2014 2015
static void mce_cpu_restart(void *data)
{
2016
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2017
		return;
2018
	__mcheck_cpu_init_generic();
2019
	__mcheck_cpu_init_clear_banks();
2020
	__mcheck_cpu_init_timer();
2021 2022
}

L
Linus Torvalds 已提交
2023
/* Reinit MCEs after user configuration changes */
2024 2025
static void mce_restart(void)
{
2026
	mce_timer_delete_all();
2027
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2028 2029
}

2030
/* Toggle features for corrected errors */
2031
static void mce_disable_cmci(void *data)
2032
{
2033
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2034 2035 2036 2037 2038 2039
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2040
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2041 2042 2043 2044
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2045
		__mcheck_cpu_init_timer();
2046 2047
}

2048
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2049
	.name		= "machinecheck",
2050
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2051 2052
};

2053
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2054

2055
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2056 2057 2058
{
	return container_of(attr, struct mce_bank, attr);
}
2059

2060
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2061 2062
			 char *buf)
{
2063
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2064 2065
}

2066
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2067
			const char *buf, size_t size)
2068
{
H
Hidetoshi Seto 已提交
2069
	u64 new;
I
Ingo Molnar 已提交
2070

2071
	if (kstrtou64(buf, 0, &new) < 0)
2072
		return -EINVAL;
I
Ingo Molnar 已提交
2073

2074
	attr_to_bank(attr)->ctl = new;
2075
	mce_restart();
I
Ingo Molnar 已提交
2076

H
Hidetoshi Seto 已提交
2077
	return size;
2078
}
2079

2080 2081
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2082 2083 2084 2085
			     const char *buf, size_t size)
{
	u64 new;

2086
	if (kstrtou64(buf, 0, &new) < 0)
2087 2088
		return -EINVAL;

2089
	if (mca_cfg.ignore_ce ^ !!new) {
2090 2091
		if (new) {
			/* disable ce features */
2092 2093
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2094
			mca_cfg.ignore_ce = true;
2095 2096
		} else {
			/* enable ce features */
2097
			mca_cfg.ignore_ce = false;
2098 2099 2100 2101 2102 2103
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2104 2105
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2106 2107 2108 2109
				 const char *buf, size_t size)
{
	u64 new;

2110
	if (kstrtou64(buf, 0, &new) < 0)
2111 2112
		return -EINVAL;

2113
	if (mca_cfg.cmci_disabled ^ !!new) {
2114 2115
		if (new) {
			/* disable cmci */
2116
			on_each_cpu(mce_disable_cmci, NULL, 1);
2117
			mca_cfg.cmci_disabled = true;
2118 2119
		} else {
			/* enable cmci */
2120
			mca_cfg.cmci_disabled = false;
2121 2122 2123 2124 2125 2126
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2127 2128
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2129 2130
				      const char *buf, size_t size)
{
2131
	ssize_t ret = device_store_int(s, attr, buf, size);
2132 2133 2134 2135
	mce_restart();
	return ret;
}

2136
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2137
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2138
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2139

2140 2141
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2142 2143
	&check_interval
};
I
Ingo Molnar 已提交
2144

2145
static struct dev_ext_attribute dev_attr_ignore_ce = {
2146 2147
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2148 2149
};

2150
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2151 2152
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2153 2154
};

2155 2156 2157
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
2158
#ifdef CONFIG_X86_MCELOG_LEGACY
2159
	&dev_attr_trigger,
2160
#endif
2161 2162 2163 2164
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2165 2166
	NULL
};
L
Linus Torvalds 已提交
2167

2168
static cpumask_var_t mce_device_initialized;
2169

2170 2171 2172 2173 2174
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2175
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2176
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2177
{
2178
	struct device *dev;
L
Linus Torvalds 已提交
2179
	int err;
2180
	int i, j;
2181

A
Andreas Herrmann 已提交
2182
	if (!mce_available(&boot_cpu_data))
2183 2184
		return -EIO;

2185 2186 2187 2188
	dev = per_cpu(mce_device, cpu);
	if (dev)
		return 0;

2189 2190 2191
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2192 2193
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2194
	dev->release = &mce_device_release;
2195

2196
	err = device_register(dev);
2197 2198
	if (err) {
		put_device(dev);
2199
		return err;
2200
	}
2201

2202 2203
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2204 2205 2206
		if (err)
			goto error;
	}
2207
	for (j = 0; j < mca_cfg.banks; j++) {
2208
		err = device_create_file(dev, &mce_banks[j].attr);
2209 2210 2211
		if (err)
			goto error2;
	}
2212
	cpumask_set_cpu(cpu, mce_device_initialized);
2213
	per_cpu(mce_device, cpu) = dev;
2214

2215
	return 0;
2216
error2:
2217
	while (--j >= 0)
2218
		device_remove_file(dev, &mce_banks[j].attr);
2219
error:
I
Ingo Molnar 已提交
2220
	while (--i >= 0)
2221
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2222

2223
	device_unregister(dev);
2224

2225 2226 2227
	return err;
}

2228
static void mce_device_remove(unsigned int cpu)
2229
{
2230
	struct device *dev = per_cpu(mce_device, cpu);
2231 2232
	int i;

2233
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2234 2235
		return;

2236 2237
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2238

2239
	for (i = 0; i < mca_cfg.banks; i++)
2240
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2241

2242 2243
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2244
	per_cpu(mce_device, cpu) = NULL;
2245 2246
}

2247
/* Make sure there are no machine checks on offlined CPUs. */
2248
static void mce_disable_cpu(void)
2249
{
2250
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2251
		return;
2252

2253
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2254
		cmci_clear();
2255

2256
	vendor_disable_error_reporting();
2257 2258
}

2259
static void mce_reenable_cpu(void)
2260
{
I
Ingo Molnar 已提交
2261
	int i;
2262

2263
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2264
		return;
I
Ingo Molnar 已提交
2265

2266
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2267
		cmci_reenable();
2268
	for (i = 0; i < mca_cfg.banks; i++) {
2269
		struct mce_bank *b = &mce_banks[i];
2270

2271
		if (b->init)
2272
			wrmsrl(msr_ops.ctl(i), b->ctl);
2273
	}
2274 2275
}

2276
static int mce_cpu_dead(unsigned int cpu)
2277
{
2278
	mce_intel_hcpu_update(cpu);
2279

2280 2281 2282 2283
	/* intentionally ignoring frozen here */
	if (!cpuhp_tasks_frozen)
		cmci_rediscover();
	return 0;
2284 2285
}

2286
static int mce_cpu_online(unsigned int cpu)
2287
{
2288
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2289
	int ret;
2290

2291
	mce_device_create(cpu);
B
Borislav Petkov 已提交
2292

2293 2294 2295 2296
	ret = mce_threshold_create_device(cpu);
	if (ret) {
		mce_device_remove(cpu);
		return ret;
2297
	}
2298
	mce_reenable_cpu();
2299
	mce_start_timer(t);
2300
	return 0;
2301 2302
}

2303 2304
static int mce_cpu_pre_down(unsigned int cpu)
{
2305
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2306 2307 2308 2309 2310 2311 2312

	mce_disable_cpu();
	del_timer_sync(t);
	mce_threshold_remove_device(cpu);
	mce_device_remove(cpu);
	return 0;
}
2313

2314
static __init void mce_init_banks(void)
2315 2316 2317
{
	int i;

2318
	for (i = 0; i < mca_cfg.banks; i++) {
2319
		struct mce_bank *b = &mce_banks[i];
2320
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2321

2322
		sysfs_attr_init(&a->attr);
2323 2324
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2325 2326 2327 2328

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2329 2330 2331
	}
}

2332
static __init int mcheck_init_device(void)
2333 2334 2335
{
	int err;

2336 2337 2338 2339
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2340

2341 2342 2343 2344
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2345

2346
	mce_init_banks();
2347

2348
	err = subsys_system_register(&mce_subsys, NULL);
2349
	if (err)
2350
		goto err_out_mem;
2351

2352 2353 2354 2355
	err = cpuhp_setup_state(CPUHP_X86_MCE_DEAD, "x86/mce:dead", NULL,
				mce_cpu_dead);
	if (err)
		goto err_out_mem;
2356

2357 2358 2359
	err = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "x86/mce:online",
				mce_cpu_online, mce_cpu_pre_down);
	if (err < 0)
2360
		goto err_out_online;
2361

2362 2363 2364 2365
	register_syscore_ops(&mce_syscore_ops);

	return 0;

2366 2367
err_out_online:
	cpuhp_remove_state(CPUHP_X86_MCE_DEAD);
2368 2369 2370 2371 2372

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
2373
	pr_err("Unable to init MCE device (rc: %d)\n", err);
I
Ingo Molnar 已提交
2374

L
Linus Torvalds 已提交
2375 2376
	return err;
}
2377
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2378

2379 2380 2381 2382 2383
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2384
	mca_cfg.disabled = true;
2385 2386 2387
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2388

2389 2390
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2391
{
2392
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2393

2394 2395
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2396

2397 2398
	return dmce;
}
I
Ingo Molnar 已提交
2399

2400 2401 2402
static void mce_reset(void)
{
	cpu_missing = 0;
2403
	atomic_set(&mce_fake_panicked, 0);
2404 2405 2406 2407
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2408

2409 2410 2411 2412
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2413 2414
}

2415
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2416
{
2417 2418 2419
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2420 2421
}

2422 2423
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2424

2425
static int __init mcheck_debugfs_init(void)
2426
{
2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2438
}
2439 2440
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2441
#endif
2442

2443 2444 2445
DEFINE_STATIC_KEY_FALSE(mcsafe_key);
EXPORT_SYMBOL_GPL(mcsafe_key);

2446 2447
static int __init mcheck_late_init(void)
{
2448 2449 2450
	if (mca_cfg.recovery)
		static_branch_inc(&mcsafe_key);

2451
	mcheck_debugfs_init();
2452
	cec_init();
2453 2454 2455 2456 2457 2458 2459 2460 2461 2462

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);